# mini-LVDS Interface Specification DSBU mini-LVDS #### **ABSTRACT** The trend towards higher and higher resolutions in flat panel displays, particularly LCD panels, is pushing the capabilities of conventional interfaces towards display drivers to the limit. The aggregate bandwidth requirement for state-of-the art displays (e.g. UXGA and QXGA) is already in the range of 5 Gbps and will increase. This necessitates a large number of connections between the timing controller and the display drivers, with the result being that the interconnect becomes the bottleneck in further reduction of display size. EMI generation by this wide interconnect is another problem. The conventional parallel CMOS interface, which has served well for low resolution displays in the past, is no longer a viable solution for today's displays. The mini-LVDS is a high speed serial interface that solves these problems. This specification describes the electrical and logical features of this interface. The mini-LVDS offers a low EMI, high bandwidth interface towards display drivers, which is particularly well-suited for TFT LCD panel column drivers. A TFT LCD panel is a two-dimensional array of pixels, arranged in n rows of m columns. Each pixel consists of three adjacent subpixels (one each for red, green and blue) in the same row. The panel is written into using an active matrix addressing scheme, whereby an entire row of pixels is updated simultaneously by column drivers. The rows are updated sequentially from the first row to the last, after which the process repeats. The timing controller has to source video data for the entire row of pixels in one line duration ( $\sim$ 10 $\mu$ s). This video data consists of 6 (or 8) bits of intensity information for each sub pixel. The timing controller typically gets video data from a graphics controller. The incoming video data has format control information to delimit video frames and lines. The timing controller extracts the video data and redistributes it to the column drivers, at the same time generating control signals for the row drivers for addressing the TFT matrix. 1 ### **Contents** | 1 | Scope | 3 | |----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 2 | Overview | 3 | | 3 | · | | | | 3.1 Transmission Line Impedance | | | | | | | | | | | | | | | | | | | 4 | Differential Signal Timing Specifications | 8 | | | | | | | · | | | 5 | | | | | 3.2 Termination 6 3.3 mini-LVDS Transmitter Output-Signal Levels 6 3.4 mini-LVDS Receiver Specifications 7 3.5 TP1 and POL Output Specifications 7 3.6 TP1 and POL Input Specifications 7 Differential Signal Timing Specifications 8 4.1 mini-LVDS Transmitter Timing Specifications 8 4.2 Receiver AC Specifications 8 Control Signal Timing 9 5.1 Reset Pulse 9 5.2 Last Display Data and TP1 10 5.3 Relationship Between POL and TP1 11 Logical Interface 11 6.1 Overview and Definitions 11 6.2 Data Sequence 11 6.2.1 6-Bit Data, Three Pairs 12 6.2.2 6-Bit Data, Four Pairs 12 6.2.2 6-Bit Data, Four Pairs 13 6.2.3 6-Bit Data, Five Pairs 15 6.2.6 8-Bit Data, Four Pairs 16 6.2 8-Bit Data, Five Pairs 16 6.2.8 8-Bit Data, Five Pairs 16 6.2.8 8-Bit Data, Five Pairs 17 6.2.8 8-Bit Data, Six Pairs 18 Lis | | | | | | | ^ | | | | 6 | | | | | | | | | | | | | · | | | | | | | | | | | | · | | | | | | | | · | | | | | | | | _ | | | | | | | | <b>G</b> | | | | | | | | · | | | | | | | | | | | | mini-LVDS Transmitter Timing | | | | mini-LVDS Transmitter Pair Voltage Timing | | | | Reset Pulse | | | | 0 Reset Pulse Format | | | | 1 Timing Relationship Between TP1 and Data Lines | | | | 2 Display Data and TP1 Timing | | | | 3 Display Data and TP1 Timing | | | 14 | 4 Relationship Between POL and TP1 | 11 | ## 1 Scope The mini-LVDS is the interface between the timing controller and the column drivers (see Figure 1). It is described in subsequent sections of this document. Note that the standard does not cover the signals between the timing controller and the row drivers, or the signals between the column drivers (which may be used, for example, to put column drivers into power-down mode). Figure 1. mini-LVDS Interface ### 2 Overview The mini-LVDS is a unidirectional interface from the timing controller to the column drivers. Topologically, it is a dual bus, with each bus carrying video data for the left or the right half of the panel. These buses are subsequently referred to as RLV and LLV for the right and left halves, respectively. See Figure 2. Physically, each bus consists of a number of pairs of transmission lines on a printed-circuit board, with each pair carrying differential serialized video and control information. The number of signal pairs is left to the particular implementation and is determined primarily by the maximum frequency that the column driver semiconductor technology can support. The individual pairs making up xLV (x is either R or L) are called xLVi, with i ranging from 0 to n for a bus consisting of n+1 data pairs. The two lines constituting the xLVi pair are xLViP and xLViM, with the P and M designating the positive and the negative lines of the pair. xLVi is deemed to be at a logic high (logic state = 1) if the voltage at xLViP is greater than the voltage at xLViM. Each group of xLV also has an accompanying clock pair, which, like data signals, are differential pairs. To minimize EMI without increasing receiver complexity, data transfer occurs on both rising and falling edges of the clock; that is, the clock frequency is half of the maximum data transfer rate. The clock pairs are referred to as xLVCLK (x is either R or L) and the individual lines making up the pair are referred to as xLVCLKP and xLVCLKM (see Figure 3). In addition to the differential pairs carrying video data, there are two more signals (TP1 and POL) that make up the mini-LVDS. These are CMOS level signals shared by both RLV and LLV. TP1 is essentially a line delimiter, generated by the timing controller to signal end-of-data transfer at every line. POL controls the polarity of the column driver outputs. Figure 2. mini-LVDS Right and Left Buses Figure 3. mini-LVDS Signals ## 3 DC Electrical Specifications ### 3.1 Transmission Line Impedance Each mini-LVDS pair is made up of two transmission lines. In practice, these transmission lines are implemented using a strip-line or microstrip topology on a PCB. To support a variety of PCB materials of different thickness, it is recommended that the mini-LVDS transmitter in the timing controller be capable of driving transmission lines with impedances $Z_O$ ranging from 25 $\Omega$ to 75 $\Omega$ . To maintain signal quality, the actual impedance of the lines should not deviate from the nominal impedance $Z_0$ by more than $\pm 5\%$ . #### 3.2 Termination Each mini-LVDS pair should be terminated with a resistance $R_T = 2Z_O$ . (see Figure 4) Figure 4. Signals Across a Data Pair #### 3.3 mini-LVDS Transmitter Output-Signal Levels The driver output, when properly terminated, results in a small-swing differential voltage. This differential voltage is made up of two single-ended outputs. The single-ended outputs alternate between sourcing and sinking a constant current. The differential voltage is the product of this constant current and the terminating resistance $R_T$ . To support a wide variation in the value of $R_T$ (50 $\Omega$ to 150 $\Omega$ ), it is convenient to provide some means of adjusting the output current in the transmitter. The following specifications apply to both clock (xLVCLK) and data (xLVi) pairs over the permitted range of termination-resistance values and operating voltages (see Figure 5). | | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------|-----------------------------------------------------|-----|-----|-----|------| | VOD | Output differential voltage VP – VN | 300 | | 600 | mV | | Vсм | Output common mode voltage (Vp + V <sub>N</sub> )/2 | 1 | 1.2 | 1.4 | V | | $\Delta V_{OD}$ | Variation in VOD between 0 and 1 | | | 50 | mV | | $\Delta V_{CM}$ | Variation in V <sub>CM</sub> between 0 and 1 | | | 50 | mV | Figure 5. Signals Across a Data Pair ## 3.4 mini-LVDS Receiver Specifications The mini-LVDS receivers for clock, as well as data, must comply with the following requirements over all ranges of operating conditions (see Figure 6). | | PARAMETER | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------|-------------------------|------------------------------------------|------| | VIDTH | Input differential voltage threshold VP - VN | 200 | 600 | mV | | VICM | Input common-mode voltage (V <sub>P</sub> + V <sub>N</sub> )/2 | 0.3+ V <sub>ID</sub> /2 | V <sub>DD</sub> -1.2- V <sub>ID</sub> /2 | V | | I <sub>I</sub> L | Input leakage current | -1 | 1 | μΑ | Figure 6. mini-LVDS Receiver ## 3.5 TP1 and POL Output Specifications | | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |---|------------------------------|--------------------------|----------------------|------| | ١ | OH High-level output voltage | $I_{OH} = -4 \text{ mA}$ | 0.8 V <sub>DD</sub> | V | | ١ | OL Low-level output voltage | I <sub>OL</sub> = 4 mA | 0.15 V <sub>DI</sub> | ) V | ## 3.6 TP1 and POL Input Specifications | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |----------|--------------------------|-----------------|---------------------|----------------------|------| | $V_{IH}$ | High-level input voltage | | 0.7 V <sub>DD</sub> | | V | | $V_{IL}$ | Low-level input voltage | | | 0.25 V <sub>DD</sub> | V | ## 4 Differential Signal Timing Specifications ## 4.1 mini-LVDS Transmitter Timing Specifications | | PARAMETER | MIN | MAX | UNIT | |-----------------|---------------------------------------|----------------------------------------|-----|------| | δCLK | Clock duty cycle | 45% | 55% | | | t <sub>f</sub> | V <sub>OD</sub> fall time, 20% to 80% | | 500 | ps | | t <sub>r</sub> | V <sub>OD</sub> rise time, 20% to 80% | | 500 | ps | | t <sub>su</sub> | Data setup time | $0.225\times T_{\hbox{\scriptsize M}}$ | | | | th | Data hold time | $0.225 \times T_M$ | | | Figure 7. mini-LVDS Transmitter Timing Figure 8. mini-LVDS Transmitter Pair Voltage Timing ## 4.2 Receiver AC Specifications The mini-LVDS receiver functions normally with input signals meeting the following specifications over the entire range of operating conditions. | | PARAMETER | MIN | MAX | UNIT | |-----------------|------------------|----------------------|-----|------| | δCLK | Clock duty cycle | 40% | 60% | | | t <sub>su</sub> | Data setup time | $0.175 \times T_{M}$ | | | | th | Data hold time | $0.175 \times T_{M}$ | | | ## 5 Control Signal Timing ### 5.1 Reset Pulse A reset pulse is embedded in the data stream to indicate start of data for every line, as shown in Figure 9. The format of the reset pulse is shown in Figure 10. X = Don't Care Figure 9. Reset Pulse Figure 10. Reset Pulse Format The reset pulse duration (T<sub>RST</sub>) has to satisfy both of the following conditions. | | MIN | MAX | UNIT | | |------|-----------------------|-----|------|----------------| | _ | Beeck makes departing | 50 | | ns | | TRST | Reset pulse duration | 3 | | T <sub>M</sub> | ### 5.2 Last Display Data and TP1 TP1 is generated by the timing controller to indicate that the display data for the line is over. The timing relationship is shown in Figure 11 and Figure 12. Figure 11. Timing Relationship Between TP1 and Data Lines Figure 12. Display Data and TP1 Timing | | MIN | MAX | UNIT | | |--------------------|------------------------------------|-----|------|----------------| | T <sub>D</sub> TP | Last data to TP1 rising edge delay | 9 | | T <sub>M</sub> | | T <sub>D</sub> RST | Reset low to TP1 rising edge | 0 | | ns | | T <sub>L</sub> RST | TP1 rising edge to reset high | 200 | | ns | Figure 13 is a consolidated picture of the events that happen at the end of a line. Figure 13. Display Data and TP1 Timing #### 5.3 Relationship Between POL and TPI Figure 14. Relationship Between POL and TP1 The column drivers functions normally with TP1 and POL meeting the following specifications over the entire range of operating conditions. | | MIN | MAX | UNIT | | |-----------------------|-----------------------------------------|-----|------|----| | t <sub>SU</sub> (POL) | Setup time for POL from TP1 rising edge | 5 | | ns | | t <sub>h</sub> (POL) | Hold time for POL from TP1 falling edge | 6 | | ns | The timing controller should generate POL with the following specifications. | | MIN | MAX | UNIT | | |-----------------------|-----------------------------------------|-----|------|----| | t <sub>SU</sub> (POL) | Setup time for POL from TP1 rising edge | 6 | | ns | | t <sub>h</sub> (POL) | Hold time for POL from TP1 falling edge | 7 | | ns | ## 6 Logical Interface #### 6.1 Overview and Definitions This section defines the ordering of data on the mini-LVDS links. Any pixel in the display panel can be uniquely identified by a pair of numbers (i, j), where i and j are the row and column numbers of the pixel location, respectively. In this document, (i, j)P stands for the pixel located at (i, j), and (i, j)R, (i, j)G, (i, j)B represents the red, green, and blue subpixels of pixel (i, j)P. The 6 (or 8)-bit word that determines the intensity of subpixel (i, j)X is written as (i, j)X5–0 or (i, j)X7–0, and (i, j)Xk represents the k<sup>th</sup> bit of the word, (i, j)X0 being the LSB. (X is either R, G, or B). Display data is transported line by line on the mini-LVDS interface and no distinction is made between different lines. This distinction is made by the row (gate) drivers, which are controlled separately by the timing controller. So we can be simplify the above representation and let iP stand for the i<sup>th</sup> pixel in a given row. In this scheme, iR, iG, and iB mean the red, green, and blue subpixels of iP. iXk is the k<sup>th</sup> bit of the intensity word for subpixel iX. ### 6.2 Data Sequence This section describes the sequence in which bits are transported from the timing controller to the column drivers on LLV and RLV for a display with 2m pixels in each row. Several cases with different numbers of links in the busses for both 6-bit and 8-bit data are covered. These sequences can easily be extended to handle cases of fewer/more data pairs. ## 6.2.1 6-Bit Data, Three Pairs ### 6.2.2 6-Bit Data, Four Pairs ## 6.2.3 6-Bit Data, Five Pairs | | | • | | | | | | | | | | |---------|---------|---------|---------|---------|---------|--------------|---------|---------|--------------|--|------| | 1R0 | 1R1 | 1R2 | 1R3 | 1R4 | 1R5 | 2B0 | 2B1 | 2B2 | 2B3 | | RLV0 | | | | | | | | | | | | | | | 1G0 | 1G1 | 1G2 | 1G3 | 1G4 | 1G5 | 3R0 | 3R1 | 3R2 | 3R3 | | RLV1 | | | | | | | | | | | | | | | 1B0 | 1B1 | 1B2 | 1B3 | 1B4 | 1B5 | 3 <b>G</b> 0 | 3G1 | 3G2 | 3 <b>G</b> 3 | | RLV2 | | | <b></b> | | | | | <b>,</b> | | | | | | | 2R0 | 2R1 | 2R2 | 2R3 | 2R4 | 2R5 | 3B0 | 3B1 | 3B2 | 3B3 | | RLV3 | | | | | | | | | | | | | | | 2GO | 2G1 | 2G2 | 2G3 | 2G4 | 2G5 | 4R0 | 4R1 | 4R2 | 4R3 | | RLV4 | | | | | | | | | | | | | | | | | | | | | | | | | | | | mR0 | mR1 | mR2 | mR3 | mR4 | mR5 | (m+1)B0 | (m+1)B1 | (m+1)B2 | (m+1)B3 | | LLV0 | | | | | | | | | | | | | | | mG0 | mG1 | mG2 | mG3 | mG4 | mG5 | (m+2)R0 | (m+2)R1 | (m+2)R2 | (m+2)R3 | | LLV1 | | | | | | | | | | | | | | | mB0 | mB1 | mB2 | mB3 | mB4 | mB5 | (m+2)G0 | (m+2)G1 | (m+2)G2 | (m+2)G3 | | LLV2 | | | | | | | | | | | | | | | (m+1)R0 | (m+1)R1 | (m+1)R2 | (m+1)R3 | (m+1)R4 | (m+1)R5 | (m+2)B0 | (m+2)B1 | (m+2)B2 | (m+2)B3 | | LLV3 | | | | | | | | | | | | | | | (m+1)G0 | (m+1)G1 | (m+1)G2 | (m+1)G3 | (m+1)G4 | (m+1)G5 | (m+3)R0 | (m+3)R1 | (m+3)R2 | (m+3)R3 | | LLV4 | ## 6.2.4 6-Bit Data, Six Pairs | | | • | | | | | | | | | |---------|---------|----------|----------|----------|----------|----------|---------|---------|----------|---------| | 1R0 | 1R1 | 1R2 | 1R3 | 1R4 | 1R5 | 3R0 | 3R1 | 3R2 | 3R3 | —— RLV0 | | 1G0 | 1G1 | 1G2 | 1G3 | 1G4 | 1G5 | 3G0 | 3G1 | 3G2 | 3G3 | —— RLV1 | | 1B0 | 1B1 | 1B2 | 1B3 | 1B4 | 1B5 | 3B0 | 3B1 | 3B2 | 3B3 | RLV2 | | 2R0 | 2R1 | 2R2 | 2R3 | 2R4 | 2R5 | 4R0 | 4R1 | 4R2 | 4R3 | RLV3 | | 2G0 | 2G1 | 2G2 | 2G3 | 2G4 | 2G5 | 4G0 | 4G1 | 4G2 | 4G3 | RLV4 | | 2B0 | 2B1 | 2B2 | 2B3 | 2B4 | 2B5 | 4B0 | 4B1 | 4B2 | 4B3 | RLV5 | | mR0 | mR1 | mR2 | mR3 | mR4 | mR5 | (m+2)R0 | (m+2)R1 | (m+2)R2 | (m+2)R3 | LLV0 | | | Υ | <u> </u> | <u> </u> | <u> </u> | <u> </u> | <u>΄</u> | | | <u> </u> | | | mG0 | mG1 | mG2 | mG3 | mG4 | mG5 | (m+2)G0 | (m+2)G1 | (m+2)G2 | (m+2)G3 | —— LLV1 | | mB0 | mB1 | mB2 | mB3 | mB4 | mB5 | (m+2)B0 | (m+2)B1 | (m+2)B2 | (m+2)B3 | LLV2 | | (m+1)R0 | (m+1)R1 | (m+1)R2 | (m+1)R3 | (m+1)R4 | (m+1)R5 | (m+3)R0 | (m+3)R1 | (m+3)R2 | (m+3)R3 | —— LLV3 | | (m+1)G0 | (m+1)G1 | (m+1)G2 | (m+1)G3 | (m+1)G4 | (m+1)G5 | (m+3)G0 | (m+3)G1 | (m+3)G2 | (m+3)G3 | —— LLV4 | | (m+1)B0 | (m+1)B1 | (m+1)B2 | (m+1)B3 | (m+1)B4 | (m+1)B5 | (m+3)B0 | (m+3)B1 | (m+3)B2 | (m+3)B3 | —— LLV5 | ### 6.2.5 8-Bit Data, Three Pairs #### 6.2.6 8-Bit Data, Four Pairs # 6.2.7 8-Bit Data, Five Pairs | | | • | | | | | | | | | |---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|--------| | 1R0 | 1R1 | 1R2 | 1R3 | 1R4 | 1R5 | 1R6 | 1R7 | 2B0 | 2B1 | RLV0 | | 1G0 | 1G1 | 1G2 | 1G3 | 1G4 | 1G5 | 1G6 | 1G7 | 3R0 | 3R1 | RLV1 | | 1B0 | 1B1 | 1B2 | 1B3 | 1B4 | 1B5 | 1B6 | 1B7 | 3G0 | 3G1 | - RLV2 | | 2R0 | 2R1 | 2R2 | 2R3 | 2R4 | 2R5 | 2R6 | 2R7 | 3B0 | 3B1 | RLV3 | | 2GO | 2G1 | 2G2 | 2G3 | 2G4 | 2G5 | 2G6 | 2G7 | 4R0 | 4R1 | RLV4 | | | | | | | | | | | | | | mR0 | mR1 | mR2 | mR3 | mR4 | mR5 | mR6 | mR7 | (m+1)B0 | (m+1)B1 | LLV0 | | mG0 | mG1 | mG2 | mG3 | mG4 | mG5 | mG6 | mG7 | (m+2)R0 | (m+2)R1 | LLV1 | | mB0 | mB1 | mB2 | mB3 | mB4 | mB5 | mB6 | mB7 | (m+2)G0 | (m+2)G1 | LLV2 | | (m+1)R0 | (m+1)R1 | (m+1)R2 | (m+1)R3 | (m+1)R4 | (m+1)R5 | (m+1)R6 | (m+1)R7 | (m+2)B0 | (m+2)B1 | LLV3 | | (m+1)G0 | (m+1)G1 | (m+1)G2 | (m+1)G3 | (m+1)G4 | (m+1)G5 | (m+1)G6 | (m+1)G7 | (m+3)R0 | (m+3)R1 | LLV4 | ### 6.2.8 8-Bit Data, Six Pairs #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | | |------------------|------------------------|--------------------|---------------------------|--| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | | Logic | logic.ti.com | Military | www.ti.com/military | | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | | Telephony | www.ti.com/telephony | | | | | Video & Imaging | www.ti.com/video | | | | | Wireless | www.ti.com/wireless | | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated