

# THS4001 SPICE Model Performance

James Karki

### ABSTRACT

This document outlines the SPICE model of the THS4001 high-speed monolithic operational amplifier. General information about the model file structure, performance comparison, model listing, and a brief comment about symbols are included. The listing can be copied and pasted into an ASCII editor, or it can be down loaded by visiting the THS4001 product folder at http://www.ti.com/sc/docs/products/analog/ths4001.html.

#### Contents

| 1 | Introduction                                                              | . 1               |
|---|---------------------------------------------------------------------------|-------------------|
| 2 | File Structure                                                            | . 1               |
| 3 | Performance                                                               | . 2               |
| 4 | Schematic and Subcircuit Listing           4.1         Subcircuit Listing | <b>. 8</b><br>. 9 |
| 5 | Note About Building a Symbol                                              | 13                |

### 1 Introduction

SPICE modeling has become commonplace today, especially with the advent of affordable PCs with computing power that surpasses the mainframes of yesteryear.

A major concern in SPICE modeling is the accuracy of the models. Without a good model, simulation results are not much more than verification of rudimentary circuit operation. The Boyle op amp model, introduced during the mid '70s, did not need a lot of computing resources and provided reasonable results for the  $\mu$ A741. Since its introduction the Boyle model has been enhanced to add more accuracy.

Today, full transistor models simulate with speed and accuracy on modest home systems. The goal, when creating the SPICE model of the THS4001 high-speed monolithic operational amplifier, is to provide a model that will accurately simulate the actual device in a circuit. The model is derived from the full transistor model used internally by TI design. Simplifications are made to speed simulation time and various performance parameters are adjusted to match the model to measured device performance.

## 2 File Structure

The THS4001 SPICE model file, THS4001.lib, is written in ASCII file format and is compatible with a wide variety of computing platforms. The model is written in subcircuit format and has been tested with MicroSim<sup>®</sup> PSpice<sup>®</sup> release 8 and OrCAD<sup>®</sup> PSpice<sup>®</sup> version 9. It should be compatible with most SPICE2 and SPICE3 based simulation programs.



The THS4001.lib file contains two subcircuit definitions for the THS4001 – THS4001 and THS4001\_NN. Each model begins with a .SUBCKT statement and ends with a .ENDS statement. The THS4001 model defines the NULL pins for external connection. The THS4001\_NN (No Null) does not. Aside from this, the models are identical.

# 3 Performance

Typical performance parameters are modeled, and normal part-to-part variations experienced in real life cannot be expected. At frequencies above a few hundred MHz, performance becomes more and more dependent on parasitic devices associated with the circuit, and modeling suffers. Even though the model is fairly accurate, circuit performance should be verified with lab testing. An EVM is available upon request.

The graphs shown in Figures 1 thru 21, listed below, compare simulation results to measured device data. The simulation results are dashed lines and the measured data are solid lines. Device performance is either measured using the THS4001 EVM or taken from the data sheet. SPICE simulation was done using MicroSim® PSpice® release 8. Most of the parameters are measured using Vcc =  $\pm 15$  V, and performance follows at lower voltages.











#### Common-Mode Rejection Ratio Circuit Diagram

NOTE: Offsetting one resistor by 0.02  $\Omega$  reduces the dc CMRR of the SPICE model to 102 dB

Figure 9





Figure 10



Figure 11





Figure 12



EQUIVALENT INPUT VOLTAGE NOISE







Figure 16



2nd and 3rd Harmonic vs Frequency Circuit Diagram Figure 17



Figure 18



200 Ω Z<sub>O</sub> Output Impedance Circuit Diagram

 $\sim$ 

Figure 19



# 4 Schematic and Subcircuit Listing

The schematic representation of the model is shown in Figure 22 and the subcircuit listing follows. For brevity, the subcircuit listing has two .SUBCKT statements with the second one commented out:

.SUBCKT THS4001 1 2 3 4 5 6 7

\*.SUBCKT THS4001\_NN 1 2 3 4 5

This defines the model with external access to the null pins. To change to the model without access to the null pins, delete the \* from the second line and add it to the front of the first line.



Figure 22. Model Schematic

### 4.1 Subcircuit Listing

\* [Disclaimer] (C) Copyright Texas Instruments Incorporated 1999 All rights reserved \* non-exclusive, nontransferable license to use this SPICE Macro-model under the \* following terms. Before using this SPICE Macro-model, the user should read this \* license. If the user does not accept these terms, the SPICE Macro-model should be \* returned to Texas Instruments within 30 days. The user is granted this license only \* to use the SPICE Macro-model and is not granted rights to sell, load, rent, lease or \* license the SPICE Macro-model in whole or in part, or in modified form to anyone \* other than user. User may modify the SPICE Macro-model to suit its specific \* applications but rights to derivative works and such modifications shall belong to \* Texas Instruments. This SPICE Macro-model is provided on an "AS IS" basis and Texas \* Instruments makes absolutely no warranty with respect to the information contained \* herein. TEXAS INSTRUMENTS DISCLAIMS AND CUSTOMER WAIVES ALL WARRANTIES, EXPRESS OR \* IMPLIED, INCLUDING WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. \* The entire risk as to quality and performance is with the Customer. ACCORDINGLY, IN \* NO EVENT SHALL THE COMPANY BE LIABLE FOR ANY DAMAGES, WHETHER IN CONTRACT OR TORT, \* INCLUDING ANY LOST PROFITS OR OTHER INCIDENTAL, CONSEQUENTIAL, EXEMPLARY, OR PUNITIVE \* DAMAGES ARISING OUT OF THE USE OR APPLICATION OF THE SPICE Macro-model provided in \* this package. Further, Texas Instruments reserves the right to discontinue or make \* changes without notice to any product herein to improve reliability, function, or \* design. Texas Instruments does not convey any license under patent rights or any \* other intellectual property rights, including those of third parties. \* THS4001 SUBCIRCUIT \* HIGH SPEED MONLITHIC OPERATIONAL AMPLIFIER \* WRITTEN 10/6/99 \* NULL PINS ARE ACTIVE IN THIS MODEL \* REFER TO THS4001\_NN FOR MODEL WITH OUT NULL PINS \* TEMPLATE=X^@REFDES %IN+ %IN- %VCC+ %VCC- %OUT %NULL0 %NULL1 @MODEL \* CONNECTIONS: NON-INVERTING INPUT INVERTING INPUT POSITIVE POWER SUPPLY | NEGATIVE POWER SUPPLY OUTPUT NULL0 NULL1 .SUBCKT THS4001 1 2 3 4 5 6 7 \* INPUT \* 35 34 36 NPN\_IN 1 01 Q2 12 2 32 NPN\_IN2 1 33 36 400 R1 33 32 400 R2 \* OFFSET \* Vio 34 14 1.1m \* NOISE \* 0 31 16.45m RN HN 14 1 VHN 8 VHN 31 0 OV \* PROTECTION DIODES \* 4 1 D1N\_BE D1 D2 4 2 D1N\_BE D3 13 1 D1N\_BC



| D4                                                                        | 13     | 2          | D1N_BC   |                                                                 |  |  |  |
|---------------------------------------------------------------------------|--------|------------|----------|-----------------------------------------------------------------|--|--|--|
| D5                                                                        | 7      | 4          | D1N_BC   |                                                                 |  |  |  |
| D6                                                                        | 4      | 7          | D1N_BC   |                                                                 |  |  |  |
| D7                                                                        | 6      | 4          | D1N_BC   |                                                                 |  |  |  |
| D8                                                                        | 4      | 6          | D1N_BC   |                                                                 |  |  |  |
| * SECOND STAGE *                                                          |        |            |          |                                                                 |  |  |  |
| Q3                                                                        | 11     | 41         | 35 PNP   | 1                                                               |  |  |  |
| Q4                                                                        | 11     | 11         | 10 NPN   | .5                                                              |  |  |  |
| Q5                                                                        | 10     | 38         | 37 NPN   | .5                                                              |  |  |  |
| 06                                                                        | 40     | 41         | 12 PNP   | 1                                                               |  |  |  |
| ~<br>07                                                                   | 40     | 11         | 38 NPN   | .5                                                              |  |  |  |
| ~<br>08                                                                   | 38     | 38         | 09 NPN   | .5                                                              |  |  |  |
| C1                                                                        | 3      | 40         | 1.75p    |                                                                 |  |  |  |
| C2                                                                        | 4      | 40         | 1.75p    |                                                                 |  |  |  |
| R3                                                                        | 37     | 7          | 100      |                                                                 |  |  |  |
| R4                                                                        | 4      | 37         | 222      |                                                                 |  |  |  |
| RT<br>R5                                                                  | 6      | 09         | 100      |                                                                 |  |  |  |
| RS                                                                        | 4      | 09         | 723      |                                                                 |  |  |  |
| * OIITOIT *                                                               | Т      | 09         | 555      |                                                                 |  |  |  |
| OOIPUI ~                                                                  | 1      | 20         |          | 1                                                               |  |  |  |
| Q9<br>010                                                                 | 4      | 20         | 16 NDN   | 1                                                               |  |  |  |
| Q10<br>011                                                                | 2<br>2 | שיכ<br>1 ב | 10 NPN   |                                                                 |  |  |  |
| Q11                                                                       | 3      | 10         | 10 DND   |                                                                 |  |  |  |
| QIZ                                                                       | 4      | 10         | 18 PNP   | 0                                                               |  |  |  |
| R/                                                                        | 19     | 10         | Rt 20    |                                                                 |  |  |  |
| R8                                                                        | 18     | 19         | Rt 20    |                                                                 |  |  |  |
| ROL                                                                       | 19     | 20         | 10       |                                                                 |  |  |  |
| RO2                                                                       | 19     | 21         | 10       |                                                                 |  |  |  |
| CO                                                                        | 20     | 5          | 25p      |                                                                 |  |  |  |
| L_LO                                                                      | 21     | 5          | 10n      |                                                                 |  |  |  |
| * BIAS SOU                                                                | RCES   | 5 *        |          |                                                                 |  |  |  |
| G1                                                                        | 3      | 35         | VALUE=   | $\{ .75e-3+(21.5e-6)*(V(3, 4)/2) \}$                            |  |  |  |
| G2                                                                        | 3      | 12         | VALUE=   | $\{ .75e-3+(21.5e-6)*(V(3, 4)/2) \}$                            |  |  |  |
| G3                                                                        | 33     | 4          | VALUE=   | $\{ .75e-3+(21.5e-6)*(V(3, 4)/2) \}$                            |  |  |  |
| G4                                                                        | 3      | 15         | VALUE=   | $\{ 1.24e-3+(24.2e-6)*(V(3, 4)/2) \}$                           |  |  |  |
| G5                                                                        | 16     | 4          | VALUE=   | $\{1.6e-3+(24.2e-6)*(V(3, 4)/2)\}$                              |  |  |  |
| E1                                                                        | 41     | 0          | VALUE=   | { 0.996*V(3, 0)-1.86 }                                          |  |  |  |
| * HIGH FRE                                                                | QUEN   | ICA        | SHAPINO  | · *                                                             |  |  |  |
| E_LAP 39                                                                  | 0 1    | LAP        | LACE {V  | $(40) = \{ ((1-(s/2e9)+(s*s)/(4e18))*exp(-s*1e-10)) / ((1)) \}$ |  |  |  |
| +(.33*s/2e                                                                | 9)+(   | (s*s       | s)/(4e18 | 8)))}                                                           |  |  |  |
| * אטרעדים *                                                               |        |            |          |                                                                 |  |  |  |
| MODELDS                                                                   |        |            |          |                                                                 |  |  |  |
| .MODEL NPN                                                                | _IN    | NPI        | V        |                                                                 |  |  |  |
| + IS=170E-18 BF=400 NF=1 VAF=100 IKF=0.0389 ISE=7.6E-18                   |        |            |          |                                                                 |  |  |  |
| + NE=1.13489 BR=1.11868 NR=1 VAR=4.46837 IKR=8 ISC=8E-15                  |        |            |          |                                                                 |  |  |  |
| + NC=1.8 RB=251.6 RE=0.1220 RC=197 CJE=120.2E-15 VJE=1.0888 MJE=0.381406  |        |            |          |                                                                 |  |  |  |
| + VJC=0.589703 MJC=0.265838 FC=0.1 CJC=133.8E-15 XTF=272.204 TF=12.13E-12 |        |            |          |                                                                 |  |  |  |
| + VTF=10 ITF=0.294 TR=3E-09 XTB=1 XTI=5 KF=25E-15                         |        |            |          |                                                                 |  |  |  |
| .MODEL NPN_IN2 NPN                                                        |        |            |          |                                                                 |  |  |  |
| + IS=170E-18 BF=390 NF=1 VAF=100 IKF=0.0389 ISE=7.6E-18                   |        |            |          |                                                                 |  |  |  |
| + NE=1.134                                                                | 89 E   | BR=1       | 1.11868  | NR=1 VAR=4.46837 IKR=8 ISC=8E-15                                |  |  |  |
| + NC=1.8 RB=251.6 RE=0.1220 RC=197 CJE=120.2E-15 VJE=1.0888 MJE=0.381406  |        |            |          |                                                                 |  |  |  |
| + VJC=0.589703 MJC=0.265838 FC=0.1 CJC=133.8E-15 XTF=272.204 TF=12.13E-12 |        |            |          |                                                                 |  |  |  |

+ VTF=10 ITF=0.294 TR=3E-09 XTB=1 XTI=5 KF=25E-15

```
.MODEL NPN NPN
```

### TEXAS INSTRUMENTS

```
+ IS=170E-18 BF=100 NF=1 VAF=100 IKF=0.0389 ISE=7.6E-18
+ NE=1.13489 BR=1.11868 NR=1 VAR=4.46837 IKR=8 ISC=8E-15
+ NC=1.8 RB=251.6 RE=0.1220 RC=197 CJE=120.2E-15 VJE=1.0888 MJE=0.381406
+ VJC=0.589703 MJC=0.265838 FC=0.1 CJC=133.8E-15 XTF=272.204 TF=12.13E-12
+ VTF=10 ITF=0.147 TR=3E-09 XTB=1 XTI=5
.MODEL PNP PNP
+ IS=296E-18 BF=100 NF=1 VAF=100 IKF=0.021 ISE=494E-18
+ NE=1.49168 BR=0.491925 NR=1 VAR=2.35634 IKR=8 ISC=8E-15
+ NC=1.8 RB=251.6 RE=0.1220 RC=197 CJE=120.2E-15 VJE=0.940007 MJE=0.55
+ VJC=0.588526 MJC=0.55 FC=0.1 CJC=133.8E-15 XTF=141.135 TF=12.13E-12
+ VTF=6.82756 ITF=0.267 TR=3E-09 XTB=1 XTI=5
.MODEL Rt RES TC1=-0.006
.MODEL D1N_BE D IS=10E-15 N=1.836 ISR=1.565e-9 IKF=.04417 BV=30 IBV=10E-6 RS=45
+ TT=11.54E-9 CJO=3E-12 VJ=.5 M=.3333
.MODEL D1N_BC D IS=10E-15 N=1.836 ISR=1.565e-9 IKF=.04417 BV=30 IBV=10E-6 RS=15
+ TT=11.54E-9 CJO=3E-12 VJ=.5 M=.3333
.ENDS
*
* THS4001 SUBCIRCUIT
* HIGH SPEED MONLITHIC OPERATIONAL AMPLIFIER
* WRITTEN 10/6/99
* NULL PINS ARE NOT MODELED
* REFER TO THS4001 FOR MODEL WITH NULL PINS
* TEMPLATE=X^@REFDES %IN+ %IN- %VCC+ %VCC- %OUT @MODEL
* CONNECTIONS:
                   NON-INVERTING INPUT
                    INVERTING INPUT
                      | POSITIVE POWER SUPPLY
*
                      NEGATIVE POWER SUPPLY
                     | | OUTPUT
                      .SUBCKT THS4001_NN 1 2 3 4 5
*
* INPUT *
          35 34 36 NPN_IN 1
Q1
          12 2 32 NPN_IN2 1
Q2
           33 36 400
R1
           33 32 400
R2
* OFFSET *
Vio
           34 14 1.1m
* NOISE *
RN
           0 31 16.45m
          14 1 VHN 8
HN
           31 0 OV
VHN
* PROTECTION DIODES *
           4 1 D1N_BE
D1
           4 2 D1N_BE
D2
          13 1 D1N_BC
D3
          13 2 D1N BC
D4
           7 4 D1N BC
D5
           4 7 D1N BC
Dб
D7
           6 4 D1N_BC
D8
           4 6 D1N_BC
```



\* SECOND STAGE \* Q3 11 41 35 PNP 1 11 11 10 NPN .5 Q4 Q5 10 38 37 NPN .5 40 41 12 PNP 1 Q6 40 11 38 NPN .5 07 38 38 09 NPN .5 80 3 40 1.75p C1 C2 4 40 1.75p 37 7 R3 100 4 37 333 R4 R5 6 09 100 4 09 333 R6 \* OUTPUT \* Q9 4 39 15 PNP 1 Q10 3 39 16 NPN 1 011 3 15 17 NPN 6 4 16 18 PNP 6 012 19 17 Rt 20 R7 R8 18 19 Rt 20 RO1 19 20 10 RO2 19 21 10 CO 20 5 25p 21 5 10n L\_LO \* BIAS SOURCES \* 3 35 VALUE= { .75e-3+(21.5e-6)\*(V(3, 4)/2) } G13 12 VALUE= { .75e-3+(21.5e-6)\*(V(3, 4)/2) } G2 G3 33 4 VALUE=  $\{ .75e-3+(21.5e-6)*(V(3, 4)/2) \}$ G4 3 15 VALUE=  $\{ 1.24e-3+(24.2e-6)*(V(3, 4)/2) \}$ G5 16 4 VALUE=  $\{ 1.6e-3+(24.2e-6)*(V(3, 4)/2) \}$ 41 0 VALUE= {  $0.996 \times V(3, 0) - 1.86$  } E1\* HIGH FREQUENCY SHAPING \*  $E_LAP$  39 0 LAPLACE {V(40)} = {((1-(s/2e9)+(s\*s)/(4e18))\*exp(-s\*1e-10))/((1 +(.33\*s/2e9)+(s\*s)/(4e18)))\* MODELS \* .MODEL NPN IN NPN + IS=170E-18 BF=400 NF=1 VAF=100 IKF=0.0389 ISE=7.6E-18 + NE=1.13489 BR=1.11868 NR=1 VAR=4.46837 IKR=8 ISC=8E-15 + NC=1.8 RB=251.6 RE=0.1220 RC=197 CJE=120.2E-15 VJE=1.0888 MJE=0.381406 + VJC=0.589703 MJC=0.265838 FC=0.1 CJC=133.8E-15 XTF=272.204 TF=12.13E-12 + VTF=10 ITF=0.294 TR=3E-09 XTB=1 XTI=5 KF=25E-15 .MODEL NPN\_IN2 NPN + IS=170E-18 BF=390 NF=1 VAF=100 IKF=0.0389 ISE=7.6E-18 + NE=1.13489 BR=1.11868 NR=1 VAR=4.46837 IKR=8 ISC=8E-15 + NC=1.8 RB=251.6 RE=0.1220 RC=197 CJE=120.2E-15 VJE=1.0888 MJE=0.381406 + VJC=0.589703 MJC=0.265838 FC=0.1 CJC=133.8E-15 XTF=272.204 TF=12.13E-12 + VTF=10 ITF=0.294 TR=3E-09 XTB=1 XTI=5 KF=25E-15 .MODEL NPN NPN + IS=170E-18 BF=100 NF=1 VAF=100 IKF=0.0389 ISE=7.6E-18 + NE=1.13489 BR=1.11868 NR=1 VAR=4.46837 IKR=8 ISC=8E-15 + NC=1.8 RB=251.6 RE=0.1220 RC=197 CJE=120.2E-15 VJE=1.0888 MJE=0.381406 + VJC=0.589703 MJC=0.265838 FC=0.1 CJC=133.8E-15 XTF=272.204 TF=12.13E-12 + VTF=10 ITF=0.147 TR=3E-09 XTB=1 XTI=5

```
.MODEL PNP PNP

+ IS=296E-18 BF=100 NF=1 VAF=100 IKF=0.021 ISE=494E-18

+ NE=1.49168 BR=0.491925 NR=1 VAR=2.35634 IKR=8 ISC=8E-15

+ NC=1.8 RB=251.6 RE=0.1220 RC=197 CJE=120.2E-15 VJE=0.940007 MJE=0.55

+ VJC=0.588526 MJC=0.55 FC=0.1 CJC=133.8E-15 XTF=141.135 TF=12.13E-12

+ VTF=6.82756 ITF=0.267 TR=3E-09 XTB=1 XTI=5

.MODEL Rt RES TC1=-0.006

.MODEL D1N_BE D IS=10E-15 N=1.836 ISR=1.565e-9 IKF=.04417 BV=30 IBV=10E-6 RS=45

+ TT=11.54E-9 CJO=3E-12 VJ=.5 M=.3333

.MODEL D1N_BC D IS=10E-15 N=1.836 ISR=1.565e-9 IKF=.04417 BV=30 IBV=10E-6 RS=15

+ TT=11.54E-9 CJO=3E-12 VJ=.5 M=.3333

.ENDS

*$
```

# 5 Note About Building a Symbol

The first line of the subcircuit definition – .SUBCKT THS4001 1 2 3 4 5 6 7 or – .SUBCKT THS4001\_NN 1 2 3 4 5 – defines the name of the model and the subcircuit nodes available for external connection. When creating a symbol in PSpice®, the subcircuit node assignments need to match the TEMPLATE device property, and the MODEL value must equal the model name. The comment line in the file \* TEMPLATE=X^@REFDES %IN+ %IN- %VCC+ %VCC- %OUT %NULL0 %NULL1 @MODEL or \* TEMPLATE = X^@REFDES %IN+ %IN- %VCC+ %VCC- %OUT @MODEL gives the proper value for the TEMPLATE property. This associates the symbol pin names with subcircuit nodes available for external connections. The symbol pin numbers are used for packaging purposes and are not used for simulation. Using the forgoing, results in the associations shown in Table 1.

| SUBCIRCUIT NODE | THS4001<br>SYMBOL PIN NAME | THS4001_NN<br>SYMBOL PIN NAME |
|-----------------|----------------------------|-------------------------------|
| 1               | IN+                        | IN+                           |
| 2               | IN–                        | IN–                           |
| 3               | Vcc+                       | Vcc+                          |
| 4               | Vcc-                       | Vcc-                          |
| 5               | OUT                        | OUT                           |
| 6               | NULL0                      | Not Used                      |
| 7               | NULL1                      | Not Used                      |

Table 1. Subcircuit Node to Symbol Pin Summary

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated