EXAS INSTRUMENTS

Data sheet acquired from Harris Semiconductor SCHS095B - Revised July 2003

### CMOS 8-Stage Presettable Synchronous **Down Counters**

High-Voltage Types (20-Volt Rating)

CD40102B - 2-Decade BCD Type CD40103B - 8-Bit Binary Type

CD40102B, and CD40103B consist of an 8-stage synchronous down counter. with a single output which is active when the internal count is zero. The CD40102B is configured as two cascaded 4-bit BCD counters, and the CD40103B contains a single 8-bit binary counter. Each type has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the CARRY-OUT/ZERO-DETECT output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the CLOCK. Counting is inhibited when the CARRY-IN/COUNTER ENABLE (CI/CE) input is high. The CARRY-OUT/ ZERO-DETECT (CO/ZD) output goes low when the count reaches zero if the CI/CE input is low, and remains low for one full clock period.

When the SYNCHRONOUS PRESET ENA-BLE (SPE) input is low, data at the JAM input is clocked into the counter on the next positive clock transition regardless of the state of the CI/CE input. When the ASYN-CHRONOUS PRESET-ENABLE (APE) input is low, data at the JAM inputs is asynchronously forced into the counter regard-less of the state of the SPE, CI/CE, or CLOCK inputs. JAM inputs JO-J7 represent two 4-bit BCD words for the CD40102B and a single 8-bit binary word for the CD40103B. When the CLEAR (CLR) input is low, the counter is asynchronously cleared to its maximum count (9910 for the CD40102B and 25510 for the CD40103B) regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.

If all control inputs except CI/CE are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 100 or 256 clock pulses long.

This causes the CO/ZD output to go low to enable the clock on each succeeding clock pulse.

The CD40102B and CD40103B may be cascaded using the CI/CE input and the CO/ZD output, in either a synchronous or ripple mode as shown in Figs.21 and 22.

The CD40102B and CD40103B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). The CD40103B types also are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix).

# CD40102B, CD40103B Types

#### Features:

- Synchronous or asynchronous preset
- Medium-speed operation: fcL = 3.6 MHz (typ.) @ VDD = 10 V
- Cascadable
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (full package-temperature range) = 1 V at VDD = 5 V
  - 2 V at VDD = 10 V
  - 2.5 V at VDD = 15 V
- Standardized, symmetrical output characteristics
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

Applications:

- Divide-by-"N" counters
- Programmable timers
- Interrupt timers
- Cycle/program counter



RECOMMENDED OPERATING CONDITIONS AT TA = 25°C, Unless Otherwise Specified For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges.

SPE APE CI/CE 10 8-STAGE DOWN COUNTER CO/2D CLOCK 9205-3 CD40102B, CD40103B FUNCTIONAL DIAGRAM

#### CD40102B, CD40103B Types

| MAXIMUM RATINGS, Absolute-Maximum Values:                                  |                               |
|----------------------------------------------------------------------------|-------------------------------|
| DC SUPPLY-VOLTAGE RANGE, (VDD)                                             |                               |
| Voltages referenced to VSS Terminal)                                       | 0.5V to +20V                  |
| INPUT VOLTAGE RANGE, ALL INPUTS                                            | +0.5V to Vnn +0.5V            |
| DC INPUT CURRENT, ANY ONE INPUT                                            | ±10mA                         |
| POWER DISSIPATION PER PACKAGE (PD):                                        |                               |
| For T <sub>A</sub> = -55°C to +100°C                                       | 500mW                         |
| For TA = +100°C to +125°CDerate I                                          | Linearity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                   |                               |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)                |                               |
| OPERATING-TEMPERATURE RANGE (TA)                                           | 55°C to +125°C                |
| STORAGE TEMPERATURE RANGE (Tstg)                                           |                               |
| LEAD TEMPERATURE (DURING SOLDERING):                                       |                               |
| At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max | +265°C                        |



Fig. 1 - Typical output low (sink) current characteristics.



3

COMMERCIAL CMOS HIGH VOLTAGE ICS



Fig. 3 - Typical output high (source) current characteristics.

9265 243209



Fig. 4 - Minimum output high (source) current characteristics.

| DO INFOI CORRENT, ANT ONE INPOT                               | *************************************** |
|---------------------------------------------------------------|-----------------------------------------|
| POWER DISSIPATION PER PACKAGE (PD):                           |                                         |
| For T <sub>A</sub> = -55°C to +100°C                          |                                         |
| For TA = +100°C to +125°C.                                    | Derate Linearity at 12mW                |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                      | •                                       |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (                     | All Package Types)                      |
| OPERATING-TEMPERATURE RANGE (TA)                              |                                         |
| STORAGE TEMPERATURE RANGE (Tstg)                              |                                         |
| LEAD TEMPERATURE (DURING SOLDERING):                          |                                         |
| At distance $1/16 \pm 1/32$ inch (1.59 $\pm$ 0.79mm) from cas | e for 10s max                           |
|                                                               |                                         |

| CHARACTER-                          | CON      | ютю  | VS  | LIMITS AT INDICATED TEMPERATURES (°C) |                  |       |       |       |      | ; (°C) |    |  |
|-------------------------------------|----------|------|-----|---------------------------------------|------------------|-------|-------|-------|------|--------|----|--|
| ISTIC                               | Vo       | VIN  | VDD | 1 г                                   |                  |       |       |       | +25  |        |    |  |
|                                     | (V)      | (V)  | (V) | 55                                    | -40              | +85   | +125  | Min.  | Тур. | Max.   | 1  |  |
| Quiescent Device                    | -        | 0,5  | 5   | 5                                     | 5                | 150   | 150   | -     | 0.04 | 5      | 1  |  |
| Current,                            | -        | 0,10 | 10  | 10                                    | 10               | 300   | 300   | -     | 0.04 | 10     | 1  |  |
| IDD Max.                            | -        | 0,15 | 15  | 20                                    | 20               | 600   | 600   | -     | 0.04 | 20     | μA |  |
|                                     | -        | 0,20 | 20  | 100                                   | 100              | 3000  | 3000  | -     | 0.08 | 100    | 1  |  |
| Output Low                          | 0.4      | 0,5  | 5   | 0.64                                  | 0.61             | 0.42  | 0.36  | 0.51  | 1    | -      |    |  |
| (Sink) Current                      | 0.5      | 0,10 | 10  | 1.6                                   | 1.5              | 1.1   | 0.9   | 1.3   | 2.6  | -      |    |  |
| IOL Min.                            | 1.5      | 0,15 | 15  | 4.2                                   | 4                | 2.8   | 2.4   | 34    | 6.8  | -:     |    |  |
| Output High<br>(Source)<br>Current, | 4.6      | 0,5  | 5   | -0.64                                 | -0.61            | -0.42 | -0.36 | -0.51 | -1   | - 1    | mA |  |
|                                     | 2.5      | 0,5  | 5   | -2                                    | -1.8             | -1.3  | -1.15 | -1.6  | -3.2 | - 1    | 1  |  |
|                                     | 9.5      | 0,10 | 10  | -1.6                                  | -1.5             | -1.1  | -0.9  | -1.3  | -2.6 | -      | 1  |  |
| IOH Min.                            | 13.5     | 0,15 | 15  | -4.2                                  | -4               | -2.8  | -2.4  | -3.4  | -6.8 | -      | 1  |  |
| Output Voltage:                     | -        | 0,5  | 5   | 0.05 - 0 0.0                          |                  |       |       |       |      | 0.05   |    |  |
| Low-Level,<br>Voi Max.              | — · · ·  | 0,10 | 10  |                                       | 0                | .05   |       |       | 0    | 0.05   |    |  |
| VOL max.                            | -        | 0,15 | 15  |                                       | 0                | .05   |       | -     | 0    | 0.05   | v  |  |
| Output Voltage:                     | -        | 0,5  | 5.  |                                       | 4                | .95   |       | 4.95  | 5    |        | v  |  |
| High-Level,                         | -        | 0,10 | 10  |                                       | 9                | .95   |       | 9.95  | 10   | -      |    |  |
| VOH Min.                            | -        | 0,15 | 15  |                                       | 14.95 14.95 15 - |       |       |       |      | -      |    |  |
| Input Low                           | 0.5, 4.5 | · -  | 5   |                                       | 1                | 1.5   |       | -     | -    | 1.5    |    |  |
| Voltage,                            | 1, 9     | —    | 10  |                                       |                  | 3     |       |       |      | 3      |    |  |
| VIL Max.                            | 1.5,13.5 | -    | 15  |                                       |                  | 4     |       |       | _    | 4      |    |  |
| Input High                          | 0.5, 4.5 | -    | 5   |                                       |                  | 3.5   |       | 3.5   |      | - 1    | V  |  |
| Voltage,                            | 1, 9     | -    | 10  |                                       |                  | 7     | _     | 7     | -    | -      |    |  |
| VIH Min.                            | 1.5,13.5 | -    | 15  |                                       | 1                | 1     |       | 11    | -    | -      |    |  |

#### STATIC ELECTRICAL CHARACTERISTICS

Input Current

IIN Max.

0,18

18

±0.1

Note 1: These parameters and limits also apply to the Synchronous Preset Mode should a Preset condition of JAM Zero on Jo to J7 exist.

±0.1

±1

±1

\_

±10-5

±0.1

μA

# DYNAMIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C, C<sub>L</sub> = 50 pF, Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, R<sub>L</sub> = 200 k $\Omega$







ig. 9 — Quiescent device current test circuit.

Fig. 10 - Input voltage test circuit. Fig. 11 - Input current test circuit.

BINATION

¥00

V55

OTE

9205-27402

NOTE NEASURE INPUTS SEQUENTIALLY, TO BOTH VDD AND VSS CONNECT ALL UNUSED INPUTS TO EITHER

VDD OR VSS

VDO

VSS

OUT

TEST ANY CO OF INPUTS

92C5-2744(R)

ENT TEMPERATURE (TA)-25°C





Fig. 13 - Logic diagram for CD40103B.

| TRI | ITH | TAB | I F |
|-----|-----|-----|-----|

| C   | ONTRO | L INPUT | S     | PRESET       | ACTION                                   |  |  |  |
|-----|-------|---------|-------|--------------|------------------------------------------|--|--|--|
| CLR | APE   | SPE     | CI/CE | MODE         | ACTION                                   |  |  |  |
| 1   | 1     | 1       | 1     |              | Inhibit counter                          |  |  |  |
| 1   | 1     | 1       | 0     | Synchronous  | Count down*                              |  |  |  |
| 1   | 1     | 0       | ×     | · · ·        | Preset on next positive clock transition |  |  |  |
| 1   | 0     | X       | X     | Asynchronous | Preset asynchronously                    |  |  |  |
| 0   | X     | X       | X     | 1            | Clear to maximum count                   |  |  |  |

1 = High level

X = Don't care

Synchronous operation: changes occur on negative-to-З. positive clock transitions

4. JAM inputs: CD40102B BCD; MSD = J7, J6, J5, J4 (J7 is MSB) LSD = J3, J2, J1, J0 (J3 is MSB)

CD40103B Binary; MSB = J7, LSB = J0

\*At zero count, the counters will jump to the maximum count on the next clock transition to "High."



Fig. 14 — Detail logic diagram for flip-flops, FFO – FF7, used in logic diagrams for CD40102B and CD40103B.







Fig. 16 - Maximum clock frequency test circuit.



Fig.19 — Programmable timer.



Fig.22 - Ripple cascading.



Fig.17 – Dynamic power dissipation test circuit (÷ 2 mode).



Fig.20 — Microprocessor interrupt timer.



Fig. 18 - Divide-by-"N" counter.



\* An output spike (160 ns @ V<sub>DD</sub> = 5 V) occurs whenever two or more devices are cascaded in the parallel-clocked mode because the clock-tocarry out delay is greater than the carry-in-tocarry out delay. This spike is eliminated by gating the output of the last device with the clock as shown.

Fig.21 - Synchronous cascading.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \text{ inch})$ .

40 50 60 70 80 90 100 110 118 30 40 50 60 70 80 90 100 10 18 0 10 20 30 10 20 0 100 100-14 12 E 12 90 90-15 80 80-П 70 lié 70-He Ъŀ 60-97-105 (2.464-2.667) 60-50-50-97-105 (2.464-2.667) 40-40s 30-30-20-20-10 ю 2.4 4 Ξ. 3.1 4 5 0 \_\_\_\_\_4-10 (0.102-0.254)\_J15-123\_\_\_\_ (2.921-3.124) 0 -10 (0.102-0.254) ||5-|23 (2.92|-3.|24) 92CM-35088 ٦ 92CM-35087

Dimensions and pad layout for CD401028.

3-382

Dimensions and pad layout for CD40103B.



#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| CD40102BE        | ACTIVE        | PDIP         | Ν                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type   | -55 to 125   | CD40102BE               | Samples |
| CD40102BNSR      | ACTIVE        | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -55 to 125   | CD40102B                | Samples |
| CD40102BPWR      | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -55 to 125   | CM0102B                 | Samples |
| CD40103BE        | ACTIVE        | PDIP         | Ν                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type   | -55 to 125   | CD40103BE               | Samples |
| CD40103BEE4      | ACTIVE        | PDIP         | Ν                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type   | -55 to 125   | CD40103BE               | Samples |
| CD40103BF        | ACTIVE        | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type   | -55 to 125   | CD40103BF               | Samples |
| CD40103BF3A      | ACTIVE        | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type   | -55 to 125   | CD40103BF3A             | Samples |
| CD40103BNSR      | ACTIVE        | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -55 to 125   | CD40103B                | Samples |
| CD40103BPW       | ACTIVE        | TSSOP        | PW                 | 16   | 90             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -55 to 125   | CM0103B                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



#### www.ti.com

### PACKAGE OPTION ADDENDUM

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD40103B, CD40103B-MIL :

• Catalog : CD40103B

• Military : CD40103B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CD40102BNSR                 | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD40102BPWR                 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD40103BNSR                 | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com

### PACKAGE MATERIALS INFORMATION

16-Apr-2024



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD40102BNSR | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD40102BPWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD40103BNSR | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

#### TEXAS INSTRUMENTS

www.ti.com

16-Apr-2024

#### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD40102BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD40102BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD40103BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD40103BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD40103BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD40103BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD40103BPW  | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

## **PW0016A**



### **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



### PW0016A

## **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### PW0016A

## **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



## **NS0016A**



### **PACKAGE OUTLINE**

SOP - 2.00 mm max height

SOP



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



## NS0016A

## **EXAMPLE BOARD LAYOUT**

### SOP - 2.00 mm max height

SOP



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## NS0016A

## **EXAMPLE STENCIL DESIGN**

### SOP - 2.00 mm max height

SOP



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated