











CDCLVD1213

SCAS897A - JULY 2010-REVISED OCTOBER 2016

# CDCLVD1213 1:4 Low Additive Jitter LVDS Buffer With Divider

### **Features**

- 1:4 Differential Buffer
- Low Additive Jitter: < 300-fs RMS in 10-kHz to 20-MHz
- Low Output Skew of 20 ps (Maximum)
- Selectable Divider Ratio 1, /2, /4
- Universal Input Accepts LVDS, LVPECL, and
- 4 LVDS Outputs, ANSI EIA/TIA-644A Standard Compatible
- Clock Frequency: Up to 800 MHz
- Device Power Supply: 2.375 V to 2.625 V
- Industrial Temperature Range: -40°C to 85°C
- Packaged in 3 mm x 3 mm, 16-Pin VQFN (RGT)
- ESD Protection Exceeds 3-kV HBM, 1-kV CDM

# **Applications**

- Telecommunications and Networking
- Medical Imaging
- Test and Measurement Equipment
- Wireless Communications
- General-Purpose Clocking

#### **Application Example**



Copyright © 2016, Texas Instruments Incorporated

# 3 Description

The CDCLVD1213 clock buffer distributes an input clock to 4 pairs of differential LVDS clock outputs with low additive jitter for clock distribution. The input can either be LVDS, LVPECL, or CML.

The CDCLVD1213 contains a high performance divider for one output (QD) which can divide the input clock signal by a factor of 1, 2, or 4.

The CDCLVD1213 is specifically designed for driving  $50-\Omega$  transmission lines. The part supports a fail-safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.

The device operates in 2.5-V supply environment and is characterized from -40°C to 85°C (ambient temperature). The CDCLVD1213 is packaged in small, 16-pin, 3-mm × 3-mm VQFN package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| CDCLVD1213  | VQFN (16) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# CDCLVD1213 Block Diagram





## **Table of Contents**

| 1 | Features 1                             |    | 8.4 Device Functional Modes                          | . 9 |
|---|----------------------------------------|----|------------------------------------------------------|-----|
| 2 | Applications 1                         | 9  | Application and Implementation                       | 12  |
| 3 | Description 1                          |    | 9.1 Application Information                          | 12  |
| 4 | Revision History2                      |    | 9.2 Typical Application                              | 12  |
| 5 | Pin Configuration and Functions        | 10 | Power Supply Recommendations                         | 14  |
| 6 | Specifications3                        | 11 | Layout                                               | 15  |
|   | 6.1 Absolute Maximum Ratings           |    | 11.1 Layout Guidelines                               | 15  |
|   | 6.2 ESD Ratings                        |    | 11.2 Layout Example                                  | 15  |
|   | 6.3 Recommended Operating Conditions 4 |    | 11.3 Thermal Considerations                          | 15  |
|   | 6.4 Thermal Information                | 12 | Device and Documentation Support                     | 16  |
|   | 6.5 Electrical Characteristics         |    | 12.1 Documentation Support                           | 16  |
|   | 6.6 Timing Requirements5               |    | 12.2 Receiving Notification of Documentation Updates | 16  |
|   | 6.7 Typical Characteristics            |    | 12.3 Community Resources                             | 16  |
| 7 | Parameter Measurement Information      |    | 12.4 Trademarks                                      | 16  |
| 8 | Detailed Description9                  |    | 12.5 Electrostatic Discharge Caution                 | 16  |
| • | 8.1 Overview 9                         |    | 12.6 Glossary                                        | 16  |
|   | 8.2 Functional Block Diagram           | 13 | Mechanical, Packaging, and Orderable Information     | 16  |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Original (July 2010) to Revision A

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN    |                 | TYPE                                              | DESCRIPTION                                                            |  |  |  |  |  |  |  |
|--------|-----------------|---------------------------------------------------|------------------------------------------------------------------------|--|--|--|--|--|--|--|
| NO.    | NAME            | IIFE                                              | DESCRIPTION                                                            |  |  |  |  |  |  |  |
| 1, 9   | GND             | Ground                                            | Device ground                                                          |  |  |  |  |  |  |  |
| 2, 3   | QDP, QDN        | Output                                            | Differential divided LVDS output pair                                  |  |  |  |  |  |  |  |
| 4      | DIV             | Input with an internal 200-kΩ pullup and pulldown | Divider selection – selects divider ratio for QD output (see Table 1). |  |  |  |  |  |  |  |
| 5, 10  | V <sub>CC</sub> | Power                                             | 2.5-V supply for the device                                            |  |  |  |  |  |  |  |
| 6, 7   | INN, INP        | Input                                             | Differential input pair                                                |  |  |  |  |  |  |  |
| 8      | V <sub>T</sub>  | Input                                             | Input for threshold voltage                                            |  |  |  |  |  |  |  |
| 11, 12 | QP0, QN0        | Output                                            | Differential LVDS output pair number 0                                 |  |  |  |  |  |  |  |
| 13, 14 | QP1, QN1        | Output                                            | Differential LVDS output pair number 1                                 |  |  |  |  |  |  |  |
| 15, 16 | QP2, QN2        | Output                                            | Differential LVDS output pair number 2                                 |  |  |  |  |  |  |  |
| _      | Thermal Pad     | _                                                 | See thermal management recommendations                                 |  |  |  |  |  |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                 | MIN   | MAX            | UNIT |
|-------------------------------------------------|-------|----------------|------|
| Supply voltage, V <sub>CC</sub>                 | -0.3  | 2.8            | V    |
| Input voltage, V <sub>I</sub>                   | -0.2  | $V_{CC} + 0.2$ | V    |
| Output voltage, V <sub>O</sub>                  | -0.2  | $V_{CC} + 0.2$ | V    |
| Driver short-circuit current , I <sub>OSD</sub> | See N |                |      |
| Storage temperature, T <sub>stg</sub>           | -65   | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The output can handle the permanent short.



## 6.2 ESD Ratings

|                                            |                                                                                |                                                        | VALUE | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------|-------|------|
| V                                          | V Electronic de discher                                                        | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) |       | \/   |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | >1000                                                  | V     |      |

<sup>(1)</sup> Human-body model, 1.5-kΩ, 100-pF

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                       | MIN   | NOM | MAX   | UNIT |
|----------------|-----------------------|-------|-----|-------|------|
| $V_{CC}$       | Device supply voltage | 2.375 | 2.5 | 2.625 | V    |
| T <sub>A</sub> | Ambient temperature   | -40   |     | 85    | °C   |

# 6.4 Thermal Information

|                      |                                              | CDCLVD1213 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RGT (VQFN) | UNIT |
|                      |                                              | 16 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 51.3       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 85.4       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 20.1       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1.3        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 19.4       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 6          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

 $V_{CC}$  = 2.375 V to 2.625 V and  $T_A$  = -40°C to 85°C (unless otherwise noted)

|                                         | PARAMETER                                   | TEST CONDITIONS                                      | MIN                 | TYP                   | MAX                   | UNIT     |
|-----------------------------------------|---------------------------------------------|------------------------------------------------------|---------------------|-----------------------|-----------------------|----------|
| DIVIDER C                               | ONTROL INPUT (DIV) CHARACTERIST             | ics                                                  | •                   |                       |                       |          |
| Vd <sub>I3</sub>                        | 3-state input                               | Open                                                 | 0                   | 0.5 × V <sub>CC</sub> |                       | V        |
| $Vd_{IH}$                               | Input high voltage                          |                                                      | $0.7 \times V_{CC}$ |                       |                       | V        |
| $Vd_{IL}$                               | Input low voltage                           |                                                      |                     |                       | 0.2 × V <sub>CC</sub> | V        |
| $\operatorname{Id}_{\operatorname{IH}}$ | Input high current                          | $V_{CC} = 2.625 \text{ V}, V_{IH} = 2.625 \text{ V}$ |                     |                       | 30                    | μΑ       |
| $Id_IL$                                 | Input low current                           | $V_{CC} = 2.625 \text{ V}, V_{IL} = 0 \text{ V}$     |                     |                       | -30                   | μΑ       |
| R <sub>pull(DIV)</sub>                  | Input pullup or pulldown resistor           |                                                      |                     | 200                   |                       | kΩ       |
|                                         | TIAL INPUTS (INP, INN) CHARACTERIS          | STICS                                                |                     |                       |                       |          |
| f <sub>IN</sub>                         | Input frequency                             | Clock input                                          |                     |                       | 800                   | MHz      |
| $V_{\text{IN, DIFF}}$                   | Differential input voltage peak-to-<br>peak | V <sub>ICM</sub> = 1.25 V                            | 0.3                 |                       | 1.6                   | $V_{PP}$ |
| V <sub>ICM</sub>                        | Input common-mode voltage range             |                                                      | 1                   |                       | $V_{CC} - 0.3$        | V        |
| R <sub>IN</sub>                         | Input termination                           | INP, INN to V <sub>T</sub> , DC                      |                     | 70                    |                       | Ω        |
| I <sub>IH</sub>                         | Input high current                          | V <sub>CC</sub> = 2.625 V, V <sub>IH</sub> = 2.625 V |                     |                       | 10                    | μА       |
| I <sub>IL</sub>                         | Input low current                           | V <sub>CC</sub> = 2.625 V, V <sub>IL</sub> = 0 V     |                     |                       | -10                   | μА       |
| ΔV/ΔΤ                                   | Input edge rate                             | 20% to 80%                                           | 0.75                |                       |                       | V/ns     |
| C <sub>IN</sub>                         | Input capacitance                           |                                                      |                     | 2.5                   |                       | pF       |

Product Folder Links: CDCLVD1213

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **Electrical Characteristics (continued)**

 $V_{CC}$  = 2.375 V to 2.625 V and  $T_A$  = -40°C to 85°C (unless otherwise noted)

|                                | PARAMETER                                          | TEST CONDITIONS                                          | MIN | TYP | MAX   | UNIT      |
|--------------------------------|----------------------------------------------------|----------------------------------------------------------|-----|-----|-------|-----------|
| LVDS OUT                       | PUT CHARACTERISTICS                                |                                                          |     |     |       |           |
| V <sub>OD</sub>                | Differential output voltage magnitude              |                                                          | 250 |     | 450   | mV        |
| $\Delta V_{OD}$                | Change in differential output voltage magnitude    | $V_{IN, DIFF, PP} = 0.3 \text{ V},$ $R_{I} = 100 \Omega$ | -15 |     | 15    | mV        |
| V <sub>OC(SS)</sub>            | Steady-state common-mode output voltage            | 1100 32                                                  | 1.1 |     | 1.375 | V         |
| $\Delta V_{OC(SS)}$            | Steady-state common-mode output voltage            | $V_{IN, DIFF, PP} = 0.6 \text{ V},$ $R_L = 100 \Omega$   | -15 |     | 15    | mV        |
| Ios                            | Short-circuit output current                       | V <sub>OD</sub> = 0 V                                    |     |     | ±24   | mA        |
| V <sub>OS</sub>                | Output AC common mode                              | $V_{IN, DIFF, PP} = 0.6 \text{ V}, R_L = 100 \Omega$     |     | 25  | 70    | $mV_{PP}$ |
| V <sub>ring</sub>              | Output overshoot and undershoot                    | Percentage of output amplitude V <sub>OD</sub>           |     |     | 10%   |           |
| t <sub>PD</sub>                | Propagation delay                                  | $V_{IN, DIFF, PP} = 0.3 V$                               |     | 1.5 | 2.5   | ns        |
| t <sub>SK, PP</sub>            | Part-to-part skew                                  |                                                          |     |     | 600   | ps        |
| t <sub>SK, O</sub>             | Output skew <sup>(1)</sup>                         |                                                          |     |     | 20    | ps        |
| t <sub>SK,P</sub>              | Pulse skew (with 50% duty cycle input)             | Crossing-point-to-crossing-point distortion              | -50 |     | 50    | ps        |
| t <sub>RJIT</sub>              | Random additive jitter (with 50% duty cycle input) | Edge speed 0.75 V/ns<br>10 kHz – 20 MHz                  |     |     | 0.3   | ps, RMS   |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time                              | 20% to 80%,100 Ω, 5 pF                                   | 50  |     | 300   | ps        |
| I <sub>CCSTAT</sub>            | Static supply current                              | Outputs unterminated, f = 0 Hz                           |     | 17  | 28    | mA        |
| I <sub>CC100</sub>             | Supply current                                     | All outputs, $R_L = 100 \Omega$ , $f = 100 \text{ MHz}$  |     | 40  | 58    | mA        |
| I <sub>CC800</sub>             | Supply current                                     | All outputs, $R_L = 100 \Omega$ , $f = 800 \text{ MHz}$  |     | 60  | 85    | mA        |

<sup>(1)</sup> Undivided outputs only.

# 6.6 Timing Requirements

|                     |                                              | MIN NOM M | AX UNIT  |
|---------------------|----------------------------------------------|-----------|----------|
| ADDITIVE            | PHASE NOISE FOR 100-MHZ CLOCK                | ,         | <u> </u> |
| phn <sub>100</sub>  | Phase noise at 100-Hz offset                 | -132.9    | dBc/Hz   |
| phn <sub>1k</sub>   | Phase noise at 1-kHz offset                  | -138.8    | dBc/Hz   |
| phn <sub>10k</sub>  | Phase noise at 10-kHz offset                 | -147.4    | dBc/Hz   |
| phn <sub>100k</sub> | Phase noise at 100-kHz offset                | -153.6    | dBc/Hz   |
| phn <sub>1M</sub>   | Phase noise at 1-MHz offset                  | -155.2    | dBc/Hz   |
| phn <sub>10M</sub>  | Phase noise at 10-MHz offset                 | -156.2    | dBc/Hz   |
| phn <sub>20M</sub>  | Phase noise at 20-MHz offset                 | -156.6    | dBc/Hz   |
| t <sub>RJIT</sub>   | Random additive jitter from 10 kHz to 20 MHz | 171       | fs, RMS  |
| ADDITIVE            | PHASE NOISE FOR 737.27-MHZ CLOCK             |           |          |
| phn <sub>100</sub>  | Phase noise at 100-Hz offset                 | -80.2     | dBc/Hz   |
| phn <sub>1k</sub>   | Phase noise at 1-kHz offset                  | -114.3    | dBc/Hz   |
| phn <sub>10k</sub>  | Phase noise at 10-kHz offset                 | -138      | dBc/Hz   |
| phn <sub>100k</sub> | Phase noise at 100-kHz offset                | -143.9    | dBc/Hz   |
| phn <sub>1M</sub>   | Phase noise at 1-MHz offset                  | -145.2    | dBc/Hz   |
| phn <sub>10M</sub>  | Phase noise at 10-MHz offset                 | -146.5    | dBc/Hz   |
| phn <sub>20M</sub>  | Phase noise at 20-MHz offset                 | -146.6    | dBc/Hz   |
| t <sub>RJIT</sub>   | Random additive jitter from 10 kHz to 20 MHz | 65        | fs, RMS  |

Copyright © 2010–2016, Texas Instruments Incorporated



## 6.7 Typical Characteristics





#### 7 Parameter Measurement Information



Figure 3. LVDS Output DC Configuration During Device Test



Figure 4. LVDS Output AC Configuration During Device Test



Figure 5. Output Voltage and Rise/Fall Time



- (1) Output skew is calculated as the greater of the following: As the difference between the fastest and the slowest t<sub>PLHn</sub> or the difference between the fastest and the slowest t<sub>PHLn</sub> (n = 0, 1, 2).
- (2) Part-to-part skew is calculated as the greater of the following: As the difference between the fastest and the slowest t<sub>PLHn</sub> or the difference between the fastest and the slowest t<sub>PHLn</sub> across multiple devices (n = 0, 1, 2).

Figure 6. Output and Part-to-Part Skew



# **Parameter Measurement Information (continued)**



Figure 7. Output Overshoot and Undershoot



Figure 8. Output AC Common Mode



#### 8 Detailed Description

#### 8.1 Overview

The CDCLVD1213 LVDS drivers use CMOS transistors to control the output current. Therefore, proper biasing and termination are required to ensure correct operation of the device and to maximize signal integrity.

The proper LVDS termination for signal integrity over two  $50-\Omega$  lines is  $100~\Omega$  between the outputs on the receiver end. Either DC-coupled termination or AC-coupled termination can be used for LVDS outputs. TI recommends placing a termination resistor close to the receiver. If the receiver is internally biased to a voltage different than the output common-mode voltage of the CDCLVD1213, AC-coupling must be used. If the LVDS receiver has internal  $100-\Omega$  termination, external termination must be omitted.

## 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

## 8.3 Feature Description

The CDCLVD1213 is a low additive jitter LVDS fan-out buffer that can generate four copies of an LVPECL, LVDS, or CML input, one of which can be frequency divided by a factor of 1, 2, or 4. The CDCLVD1213 can accept reference clock frequencies up to 800 MHz while providing low output skew.

#### 8.4 Device Functional Modes

The divider on output QD can be configured to divide the input frequency by a factor 1, 2, or 4 through the control pin (see Table 1). Unused outputs can be left floating to reduce overall component cost. Both AC- and DC-coupling schemes can be used with the CDCLVD1213 to provide greater system flexibility.

**Table 1. Divider Selection Table** 

| DIV  | DIVIDER RATIO |
|------|---------------|
| 0    | /1            |
| open | /2            |
| 1    | /4            |

Copyright © 2010–2016, Texas Instruments Incorporated



#### 8.4.1 LVDS Output Termination

Unused outputs can be left open without connecting any traces to the output pins.

The CDCLVD1213 can be connected to LVDS receiver inputs with DC- and AC-coupling as shown in Figure 9 and Figure 10 (respectively).



Figure 9. Output DC Termination



Figure 10. Output AC Termination (With the Receiver Internally Biased)

#### 8.4.2 Input Termination

The CDCLVD1213 input has an internal 140- $\Omega$  termination and can be interfaced with LVDS, LVPECL, or CML drivers. An external 350- $\Omega$  resistor (in parallel with the internal 140- $\Omega$  termination) is required to interface with a 50- $\Omega$  transmission line.

LVDS drivers can be connected to CDCLVD1213 inputs with DC- and AC-coupling as shown in Figure 11 and Figure 12 (respectively). With AC coupling, an external bias voltage ( $V_{CC}/2$ ) must be provided to the  $V_T$  pin.



Figure 11. LVDS Clock Driver Connected to CDCLVD1213 Input (DC-Coupled)



Figure 12. LVDS Clock Driver Connected to CDCLVD1213 Input (AC-Coupled)

Figure 13 illustrates how to connect a CML input to the CDCLVD1213 input buffer. The input does not have internal biasing, so external biasing ( $V_{CC}/2$  to  $V_T$ ) is required for AC coupling. If the CML output swing is >1.6  $V_{PP}$ , then signal swing must be reduced to meet  $V_{IN, DIF, PP} \le 1.6 V_{PP}$ .





Figure 13. CML Clock Driver Connected to CDCLVD1213 Input

Figure 14 illustrates how to connect an LVPECL input to the CDCLVD1213 input buffer. The input does not have internal biasing, so external biasing ( $V_{CC}/2$  to  $V_T$ ) is required for AC coupling. The series resistors are required to reduce the LVPECL signal swing if the signal swing is >1.6 Vpp.



Figure 14. LVPECL Clock Driver Connected to CDCLVD1213 Input



## 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The CDCLVD1213 is a low additive jitter universal to LVDS fan-out buffer with an integrated frequency divider on one output. The small package, low output skew, and low additive jitter make for a flexible device in demanding applications.

# 9.2 Typical Application



Figure 15. Fan-Out Buffer for Line Card Application



#### Typical Application (continued)

#### 9.2.1 Design Requirements

The CDCLVD1213 shown in Figure 15 is configured with a 156.25-MHz LVDS clock from the backplane as its input frequency. The LVDS clock is AC-coupled. A resistor divider (and a  $0.1-\mu F$  capacitor to reduce noise) is used to set the bias voltage correctly at the  $V_T$  pin. The configuration example is driving 4 LVDS receivers in a line card application with the following properties:

- The PHY device is capable of DC-coupling with an LVDS driver such as the CDCLVD1213. This PHY device features internal termination so no additional components are required for proper operation.
- The ASIC LVDS receiver features internal termination and operates at the same common-mode voltage as the CDCLVD1213. Again, no additional components are required.
- The FPGA requires external AC-coupling, but has internal termination. 0.1-μF capacitors are placed to provide AC-coupling.
- The CPU on output QD is internally terminated, and requires only external AC-coupling capacitors. The DIV
  pin is pulled to ground with a 100-Ω resistor to set the frequency divider to 1 so that the CPU clock frequency
  is also 156.25 MHz.

#### 9.2.2 Detailed Design Procedure

See Input Termination for proper input terminations, dependent on single-ended or differential inputs.

See LVDS Output Termination for output termination schemes depending on the receiver application.

Unused outputs can be left floating.

In this example, the PHY, ASIC, and FPGA or CPU require different schemes. Power supply filtering and bypassing is critical for low-noise applications.

See *Power Supply Recommendations* for recommended filtering techniques. A reference layout is provided in *Low-Additive Jitter, Four-LVDS-Outputs Clock Buffer With Divider EVM* (SCAU044).

#### 9.2.3 Application Curves

The CDCLVD12xx's low additive noise is shown in this line card application. The low noise 156.25-MHz source with 67-fs RMS jitter drives the CDCLVD12xx, resulting in 80-fs RMS when integrated from 12 kHz to 20 MHz. The resultant additive jitter is a low 44-fs RMS for this configuration.



Figure 16. CDCLVD12xx Reference Phase Noise, 67-fs RMS (12 kHz to 20 MHz)



Figure 17. CDCLVD12xx Output Phase Noise, 80-fs RMS (12 kHz to 20 MHz)



# 10 Power Supply Recommendations

High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter or phase noise is critical to applications.

Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the low impedance path for high-frequency noise and guard the power-supply system against the induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and must have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed close to the power-supply pins and laid out with short loops to minimize inductance. TI recommends adding as many high-frequency (for example, 0.1-µF) bypass capacitors as there are supply pins in the package. TI recommends, but does not require, inserting a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock driver; these beads prevent the switching noise from leaking into the board supply. Choose an appropriate ferrite bead with low DC-resistance because it is imperative to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply pins that is greater than the minimum voltage required for proper operation.

Figure 18 shows this recommended power-supply decoupling method.



Figure 18. Power-Supply Decoupling



## 11 Layout

## 11.1 Layout Guidelines

For reliability and performance reasons, the die temperature must be limited to a maximum of 125°C.

The device package has an exposed pad that provides the primary heat removal path to the printed-circuit board (PCB). To maximize the heat dissipation from the package, a thermal landing pattern including multiple vias to a ground plane must be incorporated into the PCB within the footprint of the package. The thermal pad must be soldered down to ensure adequate heat conduction to of the package. Figure 19 shows a recommended land and via pattern.

## 11.2 Layout Example



Figure 19. Recommended PCB Layout

#### 11.3 Thermal Considerations

The CDCLVD1213 supports high temperatures on the printed-circuit board (PCB) measured at the thermal pad. The system designer must ensure that the maximum junction temperature is not exceeded.  $\Psi_{JB}$  can allow the system designer to measure the board temperature with a fine gauge thermocouple and back calculate the junction temperature using Equation 1. Note that  $\Psi_{JB}$  is close to  $R_{\theta JB}$  as 75% to 95% of a device's heat is dissipated by the PCB.

$$T_{J} = T_{PCB} + (\Psi_{JB} \times Power) \tag{1}$$

#### Example:

Calculation of the junction-lead temperature with a 4-layer JEDEC test board using four thermal vias:

 $T_{PCB} = 105^{\circ}C$ 

 $\Psi_{IB} = 19.4$ °C/W

Power<sub>inclTerm</sub> =  $I_{max} \times V_{max}$  = 85 mA × 2.625 V = 223 mW (maximum power consumption including termination resistors)

Power<sub>exclTerm</sub> = 215 mW (maximum power consumption excluding termination resistors, see *Power Consumption of LVPECL and LVDS* (SLYT127) for further details)

 $\Delta T_J = \Psi_{JB} \times Power_{exclTerm} = 19.4$ °C/W × 215 mW = 4.17°C

 $T_J = \Delta T_J + T_{Chassis} = 4.17^{\circ}C + 105^{\circ}C = 109.17^{\circ}C$  (maximum junction temperature of 125°C is not violated)

Further information can be found at Semiconductor and IC Package Thermal Metrics (SPRA953) and Using Thermal Calculation Tools for Analog Components (SLUA566).

Copyright © 2010–2016, Texas Instruments Incorporated



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Low-Additive Jitter, Four-LVDS-Outputs Clock Buffer With Divider EVM (SCAU044)
- Power Consumption of LVPECL and LVDS (SLYT127)
- Semiconductor and IC Package Thermal Metrics (SPRA953)
- Using Thermal Calculation Tools for Analog Components (SLUA566)

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| CDCLVD1213RGTR   | ACTIVE | VQFN         | RGT                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | D1213                   | Samples |
| CDCLVD1213RGTT   | ACTIVE | VQFN         | RGT                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | D1213                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ĺ | CDCLVD1213RGTR | VQFN            | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Dec-2023



#### \*All dimensions are nominal

| Ì | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | CDCLVD1213RGTR | VQFN         | RGT             | 16   | 3000 | 350.0       | 350.0      | 43.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated