# CY29FCT818T **DIAGNOSTIC SCAN REGISTER** WITH 3-STATE OUTPUTS

SCCS012B - MAY 1994 - REVISED NOVEMBER 2001

24 VCC

22 Y<sub>0</sub>

21 Y<sub>1</sub>

20 Y<sub>2</sub>

19 Y<sub>3</sub>

18 Y<sub>4</sub>

17 Y<sub>5</sub>

16 Y<sub>6</sub>

15 Y<sub>7</sub>

14 SDO

13 PCLK

23 MODE

D, P, Q, OR SO PACKAGE

(TOP VIEW)

OE [

DCLK [] 2

D<sub>0</sub> [] 3

D<sub>1</sub> ∏ 4

 $D_2 \begin{bmatrix} 1 \\ 5 \end{bmatrix}$  $D_3 [] 6$ 

D<sub>4</sub> ∏ 7

D<sub>5</sub> [] 8

 $D_6 \square 9$ 

D<sub>7</sub> [] 10

SDI 11

GND [] 12

- **Function, Pinout, and Drive Compatible** With FCT, F Logic, and AM29818
- Reduced V<sub>OH</sub> (Typically = 3.3 V) Version of **Equivalent FCT Functions**
- **Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics**
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- **Matched Rise and Fall Times**
- Fully Compatible With TTL Input and **Output Logic Levels**
- 8-Bit Pipeline and Shadow Register
- **ESD Protection Exceeds JESD 22** 
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- CY29FCT818CT
  - 64-mA Output Sink Current
  - 32-mA Output Source Current
- CY29FCT818ATDMB
  - 20-mA Output Sink Current
  - 3-mA Output Source Current
- 3-State Outputs

# description

The CY29FCT818T contains a high-speed 8-bit general-purpose data pipeline register and a high-speed 8-bit shadow register. The general-purpose register can be used in an 8-bit-wide data path for a normal system application. The shadow register is designed for applications such as diagnostics in sequential circuits, where it is desirable to load known data at a specific location in the circuit and to read the data at that location.

The shadow register can load data from the output of the device, and can be used as a right-shift register with bit-serial input (SDI) and output (SDO), using DCLK. The data register input is multiplexed to enable loading from the shadow register or from the data input pins, using PCLK. Data can be loaded simultaneously from the shadow register to the pipeline register, and from the pipeline register to the shadow register, provided setup-time and hold-time requirements are satisfied, with respect to the two independent clock inputs.

In a typical application, the general-purpose register in this device replaces an 8-bit data register in the normal data path of a system. The shadow register is placed in an auxiliary bit-serial loop that is used for diagnostics. During diagnostic operation, data is shifted serially into the shadow register, then transferred to the general-purpose register to load a known value into the data path. To read the contents at that point in the data path, the data is transferred from the data register into the shadow register, then shifted serially in the auxiliary diagnostic loop to make it accessible to the diagnostics controller. This data then is compared with the expected value to diagnose faulty operation of the sequential circuit.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCCS012B - MAY 1994 - REVISED NOVEMBER 2001

## **ORDERING INFORMATION**

| TA                           | PAC       | KAGE <sup>†</sup> | SPEED<br>(ns) | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING                       |
|------------------------------|-----------|-------------------|---------------|--------------------------|-------------------------------------------|
|                              | DIP – P   | Tube              | 6             | CY29FCT818CTPC           | CY29FCT818CTPC                            |
| -40°C to 85°C                | QSOP – Q  | Tape and reel     | 6             | CY29FCT818CTQCT          | CY29FCT818CTPC T 29FCT818C C 29FCT818C CT |
| -40 C to 65 C                | SOIC - SO | Tube              | 6             | CY29FCT818CTSOC          | 20ECT949C                                 |
|                              | 3010 - 30 | Tape and reel     | 6             | CY29FCT818CTSOCT         | 295010100                                 |
| -55°C to 125°C CDIP - D Tube |           | Tube              | 12            | CY29FCT818ATDMB          |                                           |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### **FUNCTION TABLE**

|      | INF | PUTS       | OUTP       |                | SHADOW                                                  | PIPELINE                       | OPERATION                                                           |
|------|-----|------------|------------|----------------|---------------------------------------------------------|--------------------------------|---------------------------------------------------------------------|
| MODE | SDI | DCLK       | PCLK       | SDO            | REGISTER                                                | REGISTER                       | OPERATION                                                           |
| L    | Х   | 1          | Х          | S <sub>7</sub> | S <sub>0</sub> ←SDI<br>S <sub>i</sub> ←S <sub>i–1</sub> | NA                             | Serial shift; D <sub>7</sub> –D <sub>0</sub> output disabled        |
| L    | Χ   | Х          | 1          | S <sub>7</sub> | NA                                                      | P <sub>i</sub> ←D <sub>i</sub> | Load pipeline register from data input                              |
| Н    | L   | $\uparrow$ | Χ          | L              | S <sub>i</sub> ←Y <sub>i</sub>                          | NA                             | Load shadow register from Y output                                  |
| Н    | Н   | $\uparrow$ | Χ          | Н              | Hold                                                    | NA                             | Hold shadow register; D <sub>7</sub> –D <sub>0</sub> output enabled |
| Н    | Χ   | Χ          | $\uparrow$ | SDI            | NA                                                      | P <sub>i</sub> ←S <sub>i</sub> | Load pipeline register from shadow register                         |

H = High logic level, L = Low logic level, X = Don't care, ↑ Low-to-high transition, ← = Transfer direction, NA = Not applicable



## logic diagram



# absolute maximum rating over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range to ground potential                           |                |
|--------------------------------------------------------------------|----------------|
| DC output voltage range                                            |                |
| DC output current (maximum sink current/pin)                       | 120 mA         |
| Package thermal impedance, θ <sub>JA</sub> (see Note 1): P package | 67°C/W         |
| (see Note 2): Q package                                            | 61°C/W         |
| (see Note 2): SO package                                           | 46°C/W         |
| Ambient temperature range with power applied, T <sub>A</sub>       | –65°C to 135°C |
| Storage temperature range, T <sub>stq</sub>                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The package thermal impedance is calculated in accordance with JESD 51-3.

2. The package thermal impedance is calculated in accordance with JESD 51-7.



# CY29FCT818T **DIAGNOSTIC SCAN REGISTER** WITH 3-STATE OUTPUTS

SCCS012B - MAY 1994 - REVISED NOVEMBER 2001

## recommended operating conditions (see Note 3)

|                |                                | CY29F | CT818A | ТОМВ | CY2  | 29FCT81 | 8T   | UNIT |
|----------------|--------------------------------|-------|--------|------|------|---------|------|------|
|                |                                | MIN   | NOM    | MAX  | MIN  | NOM     | MAX  | UNIT |
| VCC            | Supply voltage                 | 4.5   | 5      | 5.5  | 4.75 | 5       | 5.25 | V    |
| VIH            | High-level input voltage       | 2     |        |      | 2    |         |      | V    |
| VIL            | Low-level input voltage        |       |        | 8.0  |      |         | 0.8  | V    |
| Іон            | High-level output current      |       |        | -3   |      |         | -32  | mA   |
| loL            | Low-level output current       |       |        | 20   |      |         | 64   | mA   |
| T <sub>A</sub> | Operating free-air temperature | -55   |        | 125  | -40  |         | 85   | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER        | _                                    | FOT CONDITION                  | 10                                  | CY29F | CT818A           | TDMB | CY  | 29FCT81          | 8T   | LINUT |
|------------------|--------------------------------------|--------------------------------|-------------------------------------|-------|------------------|------|-----|------------------|------|-------|
| PARAMETER        | ľ                                    | EST CONDITION                  | 5                                   | MIN   | TYP <sup>†</sup> | MAX  | MIN | TYP <sup>†</sup> | MAX  | UNIT  |
| Voice            | V <sub>CC</sub> = 4.5 V,             | $I_{IN} = -18 \text{ mA}$      |                                     |       | -0.7             | -1.2 |     |                  |      | V     |
| VIK              | V <sub>CC</sub> = 4.75 V,            | I <sub>IN</sub> = -18 mA       |                                     |       |                  |      |     | -0.7             | -1.2 | V     |
|                  | V <sub>CC</sub> = 4.5 V,             | I <sub>OH</sub> = –3 mA        |                                     | 2.4   | 3.3              |      |     |                  |      |       |
| Voн              | V <sub>CC</sub> = 4.75 V             | I <sub>OH</sub> = -32 mA       |                                     |       |                  |      | 2   |                  |      | V     |
|                  | VCC = 4.75 V                         | I <sub>OH</sub> = -15 mA       |                                     |       |                  |      | 2.4 | 3.3              |      |       |
| V                | V <sub>CC</sub> = 4.5 V,             | I <sub>OL</sub> = 20 mA        |                                     |       | 0.3              | 0.55 |     |                  |      | V     |
| VOL              | V <sub>CC</sub> = 4.75 V,            | I <sub>OL</sub> = 64 mA        |                                     |       |                  |      |     | 0.3              | 0.55 | V     |
| V <sub>hys</sub> | All inputs                           |                                |                                     |       | 0.2              |      |     | 0.2              |      | V     |
| 1.               | V <sub>CC</sub> = 5.5 V,             | VIN = VCC                      |                                     |       |                  | 5    |     |                  |      | 4     |
| Ιį               | V <sub>CC</sub> = 5.25 V,            | VIN = VCC                      |                                     |       |                  |      |     |                  | 5    | μΑ    |
| l                | V <sub>CC</sub> = 5.5 V,             | V <sub>IN</sub> = 2.7 V        |                                     |       |                  | ±1   |     |                  |      |       |
| ήн               | V <sub>CC</sub> = 5.25 V,            | V <sub>IN</sub> = 2.7 V        |                                     |       |                  |      |     |                  | ±1   | μΑ    |
| l                | $V_{CC} = 5.5 \text{ V},$            | V <sub>IN</sub> = 0.5 V        |                                     |       |                  | ±1   |     |                  |      |       |
| ηΓ               | V <sub>CC</sub> = 5.25 V,            | V <sub>IN</sub> = 0.5 V        |                                     |       |                  |      |     |                  | ±1   | μΑ    |
| 1                | V <sub>CC</sub> = 5.5 V,             | V <sub>OUT</sub> = 2.7 V       |                                     |       |                  | 10   |     |                  |      |       |
| lozh             | V <sub>CC</sub> = 5.25 V,            | V <sub>OUT</sub> = 2.7 V       |                                     |       |                  |      |     |                  | 10   | μΑ    |
| 1                | V <sub>CC</sub> = 5.5 V,             | V <sub>OUT</sub> = 0.5 V       |                                     |       |                  | -10  |     |                  |      |       |
| IOZL             | V <sub>CC</sub> = 5.25 V,            | V <sub>OUT</sub> = 0.5 V       |                                     |       |                  |      |     |                  | -10  | μΑ    |
| . +              | V <sub>CC</sub> = 5.5 V,             | V <sub>OUT</sub> = 0 V         |                                     | -60   | -120             | -225 |     |                  |      | mA    |
| los <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$           |                                |                                     |       |                  |      | -60 | -120             | -225 | IIIA  |
| l <sub>off</sub> | $V_{CC} = 0 V$ ,                     | V <sub>OUT</sub> = 4.5 V       |                                     |       |                  | ±1   |     |                  | ±1   | μΑ    |
| loo              | $V_{CC} = 5.5 \text{ V},$            | $V_{IN} \le 0.2 V$ ,           | $V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |       | 0.2              | 1.5  |     |                  |      | mA    |
| lcc              | $V_{CC} = 5.25 \text{ V},$           |                                |                                     |       |                  |      |     | 0.2              | 1.5  | ША    |
| ΔlCC             | $V_{CC} = 5.5 \text{ V}, V_{IN} = 3$ |                                | 0.5                                 | 2     |                  |      |     | mA               |      |       |
| ۵۱,00            | $V_{CC} = 5.25 \text{ V}, V_{IN} =$  | 3.4 V§, f <sub>1</sub> = 0, Ou | itputs open                         |       |                  |      |     | 0.5              | 2    | ША    |

<sup>†</sup> Typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> Per TTL-driven input (V<sub>IN</sub> = 3.4 V); all other inputs at V<sub>CC</sub> or GND



<sup>‡</sup> Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests,  $\ensuremath{\text{IOS}}$  tests should be performed last.

SCCS012B - MAY 1994 - REVISED NOVEMBER 2001

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued)

| DADAMETER         |                                                                 | TEST CONDITION                                                       | ue.                                                                  | CY29F | CT818A | TDMB             | CY  | 29FCT81 | 8T   | LIAUT |
|-------------------|-----------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-------|--------|------------------|-----|---------|------|-------|
| PARAMETER         |                                                                 | MIN                                                                  | TYP <sup>†</sup>                                                     | MAX   | MIN    | TYP <sup>†</sup> | MAX | UNIT    |      |       |
|                   |                                                                 | utputs open, One input D, $V_{IN} \le 0.2 \text{ V or } V_{IN}$      |                                                                      |       | 0.25   |                  |     |         | mA/  |       |
| ICCD <sup>¶</sup> | $V_{CC} = 5.25 \frac{V_{c}}{OE}$<br>duty cycle, $\overline{OE}$ | Outputs open, One inpose GND, $V_{IN} \le 0.2 \text{ V}$ or          | ut switching at 50%<br>V <sub>IN</sub> ≥ V <sub>CC</sub> – 0.2 V     |       |        |                  |     |         | 0.25 | MHz   |
|                   |                                                                 | One bit switching at f <sub>1</sub> = 5 MHz                          | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |       |        | 5.3              |     |         |      |       |
|                   | $V_{CC} = 5.5 \text{ V},$<br>Outputs open,                      | at 50% duty cycle                                                    | $V_{IN} = 3.4 \text{ V or GND}$                                      |       |        | 7.3              |     |         |      |       |
|                   | $f_0 = 10 \text{ MHz},$<br>OE = GND                             | Eight bits and four controls switching                               | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                              |       |        |                  |     |         |      |       |
| l <sub>C</sub> #  |                                                                 | at $f_1 = 5$ MHz<br>at 50% duty cycle $V_{IN} = 3.4$ V or GND $30.8$ |                                                                      |       | A      |                  |     |         |      |       |
| I IC              |                                                                 | One bit switching at f <sub>1</sub> = 5 MHz                          | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |       |        |                  |     |         | 5.3  | mA    |
|                   | V <sub>CC</sub> = 5.25 V,<br>Outputs open,                      | at 50% duty cycle                                                    | $V_{IN} = 3.4 \text{ V or GND}$                                      |       |        |                  |     |         | 7.3  |       |
|                   | $f_0 = 10 \text{ MHz},$<br>OE = GND                             | Eight bits and four controls switching at f <sub>1</sub> = 5 MHz     | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |       |        |                  |     |         | 17.8 |       |
|                   |                                                                 | at 50% duty cycle                                                    | V <sub>IN</sub> = 3.4 V or GND                                       |       |        |                  |     |         | 30.8 |       |
| C <sub>i</sub>    |                                                                 |                                                                      |                                                                      |       | 5      | 10               |     | 5       | 10   | pF    |
| Co                |                                                                 |                                                                      |                                                                      |       | 9      | 12               |     | 9       | 12   | pF    |

<sup>†</sup> Typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

Where:

I<sub>C</sub> = Total supply current

ICC = Power-supply current with CMOS input levels

 $\Delta I_{CC}$  = Power-supply current for a TTL high input (V<sub>IN</sub> = 3.4 V)

D<sub>H</sub> = Duty cycle for TTL inputs high N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub>

I<sub>CCD</sub> = Dynamic current caused by an input transition pair (HLH or LHL)

f<sub>0</sub> = Clock frequency for registered devices, otherwise zero

f<sub>1</sub> = Input signal frequency

N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>

All currents are in milliamperes and all frequencies are in megahertz.

|| Values for these conditions are examples of the I<sub>CC</sub> formula.



This parameter is derived for use in total power-supply calculations.

 $<sup>^{\#}</sup>$ IC = ICC +  $\triangle$ ICC × D<sub>H</sub> × N<sub>T</sub> + ICCD (f<sub>0</sub>/2 + f<sub>1</sub> × N<sub>1</sub>)

# CY29FCT818T DIAGNOSTIC SCAN REGISTER WITH 3-STATE OUTPUTS

SCCS012B - MAY 1994 - REVISED NOVEMBER 2001

# timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                 | DADAMETE           | -n                | CY29FC1 | 818AT | CY29FCT | 818CT |    |  |
|-----------------|--------------------|-------------------|---------|-------|---------|-------|----|--|
|                 | PARAMETE           | MIN               | MAX     | MIN   | MAX     | UNIT  |    |  |
|                 | Duloo width        | PCLK high and low |         |       |         |       |    |  |
| t <sub>W</sub>  | Pulse width DCLK h | DCLK high and low | 25      |       | 5       |       | ns |  |
|                 |                    | D before PCLK↑    | 6       |       | 2       |       |    |  |
|                 |                    | MODE before PCLK↑ | 15      |       | 3.5     |       |    |  |
|                 |                    | Y before DCLK↑    | 5       |       | 2       |       |    |  |
| t <sub>su</sub> | Setup time         | MODE before DCLK↑ | 12      |       | 3.5     |       | ns |  |
|                 |                    | SDI before DCLK↑  | 10      |       | 3.5     |       |    |  |
|                 |                    | DCLK before PCLK↑ | 15      |       | 3.5     |       |    |  |
|                 |                    | PCLK before DCLK↑ | 45      |       | 8.5     |       |    |  |
|                 |                    | D after PCLK↑     | 2       |       | 1.5     |       |    |  |
| <sup>t</sup> h  |                    | MODE after PCLK↑  | 0       |       | 0       |       |    |  |
|                 | Hold time          | Y after DCLK↑     | 5       |       | 1.5     |       | ns |  |
|                 |                    | MODE after DCLK↑  | 5       |       | 1.5     |       |    |  |
|                 |                    | SDI after DCLK↑   | 0       |       | 0       |       |    |  |

## switching characteristics over operating free-air temperature range (see Figure 1)

| PARAMETER        | FROM    | ТО       | CY29FCT818AT | CY29FCT818CT | UNIT |
|------------------|---------|----------|--------------|--------------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN MAX      | MIN MAX      | UNII |
|                  | PCLK    | Υ        | 12           | 6            |      |
|                  | MODE    | SDO      | 18           | 7.2          | 20   |
| <sup>t</sup> pd  | SDI     | SDO      | 18           | 7.1          | ns   |
|                  | DCLK    | SDO      | 30           | 7.2          |      |
| t                | ŌE      | Υ        | 20           | 8            | ns   |
| <sup>t</sup> PZL | DCLK    | D        | 35           | 9            | 115  |
| tom              | OE      | Υ        | 20           | 8.5          | 20   |
| <sup>t</sup> PZH | DCLK    | D        | 30           | 9            | ns   |
| t                | ŌĒ      | Υ        | 20           | 5.5          | 20   |
| <sup>t</sup> PLZ | DCLK    | D        | 45           | 5.5          | ns   |
| t                | ŌE      | Υ        | 30           | 8            | no   |
| <sup>t</sup> PHZ | DCLK    | D        | 90           | 8            | ns   |



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

www.ti.com 2-Dec-2023

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)                    | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|--------------------------------------------|---------|
| 5962-9682701QLA  | ACTIVE     | CDIP         | JT                 | 24   | 15             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-9682701QL<br>A<br>CY29FCT818ATDM<br>B | Samples |
| CY29FCT818ATDMB  | ACTIVE     | CDIP         | JT                 | 24   | 15             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-9682701QL<br>A<br>CY29FCT818ATDM<br>B | Samples |
| CY29FCT818CTSOCT | ACTIVE     | SOIC         | DW                 | 24   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 29FCT818C                                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# PACKAGE OPTION ADDENDUM

www.ti.com 2-Dec-2023

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CY29FCT818CTSOCT | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023



## \*All dimensions are nominal

|   | Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | CY29FCT818CTSOCT | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |

## JT (R-GDIP-T\*\*)

#### 24 LEADS SHOWN

## **CERAMIC DUAL-IN-LINE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB

DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated