



**INA148** 

For most current data sheet and other product information, visit www.burr-brown.com

# ±200V Common-Mode Voltage DIFFERENCE AMPLIFIER

## **FEATURES**

- HIGH COMMON-MODE VOLTAGE:
   +75V at V<sub>s</sub> = +5V
   ±200V at V<sub>s</sub> = ±15V
- FIXED DIFFERENTIAL GAIN = 1V/V
- LOW QUIESCENT CURRENT: 260µA
- WIDE SUPPLY RANGE: Single Supply: 2.7V to 36V Dual Supplies: ±1.35V to ±18V
   LOW GAIN ERROR: 0.075% max
   LOW NONLINEARITY: 0.002% max
- HIGH CMR: 86dBSO-8 PACKAGE

## **APPLICATIONS**

- CURRENT SHUNT MEASUREMENTS
- DIFFERENTIAL SENSOR AMPLIFIERS
- LINE RECEIVERS
- BATTERY POWERED SYSTEMS
- AUTOMOTIVE INSTRUMENTATION
- STACKED CELL MONITORS

## DESCRIPTION

The INA148 is a precision, low-power, unity-gain difference amplifier with a high common-mode input voltage range. It consists of a monolithic precision bipolar op amp with a thin-film resistor network.

The on-chip resistors are laser trimmed for an accurate 1V/V differential gain and high common-mode rejection. Excellent temperature tracking of the resistor network maintains high gain accuracy and common-mode rejection over temperature. The INA148 will operate on single or dual supplies.

The INA148 is available in a small SO-8 surface-mount package and it is specified for the -40°C to +85°C extended industrial temperature range.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111

Twx: 910-952-1111 • Internet: http://www.burr-brown.com/ • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

# SPECIFICATIONS: $V_S = \pm 5V$ to $\pm 15V$ Dual Supplies

At  $T_A$  = +25°C,  $R_L$  = 10k $\Omega$  connected to ground and Ref pin connected to ground, unless otherwise noted.

| PARAMETER                                         |                          | CONDITIONS                                                      | MIN         | TYP       | MAX         | UNITS              |
|---------------------------------------------------|--------------------------|-----------------------------------------------------------------|-------------|-----------|-------------|--------------------|
| OFFSET VOLTAGE (Vo)                               |                          | RTI <sup>(1)(2)</sup>                                           |             |           |             |                    |
| Input Offset Voltage                              | Vos                      | $V_S = \pm 15V, V_{CM} = 0V$                                    |             | ±1        | ±5          | mV                 |
|                                                   |                          | $V_{S} = \pm 5V, V_{CM} = 0V$                                   |             | ±1        | ±5          | mV                 |
| Drift                                             | $\Delta V_{OS}/\Delta T$ | At $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$         |             | ±10       |             | μV°C               |
| vs Power Supply                                   | PSRR                     | $V_S = \pm 1.35V$ to $\pm 18V$ , $V_{CM} = 0V$                  |             | ±50       | ±400        | μV/V               |
| INPUT VOLTAGE RANGE                               |                          |                                                                 |             |           |             |                    |
| Common-Mode Voltage Range                         | $V_{CM}$                 | $V_S = \pm 15V, (V_{IN}^+) - (V_{IN}^-) = 0V$                   | -200        |           | +200        | V                  |
|                                                   |                          | $V_S = \pm 5V, (V_{IN}) - (V_{IN}) = 0V$                        | -100        |           | +80         | V                  |
| Common-Mode Rejection                             | CMRR                     | $V_S = \pm 15V$ , $V_{CM} = -200V$ to $+200V$ , $R_S = 0\Omega$ | 70          | 86        |             | dB                 |
| ,                                                 |                          | $V_S = \pm 5V$ , $V_{CM} = -100V$ to +80V, $R_S = 0\Omega$      | 70          | 86        |             | dB                 |
| INPUT IMPEDANCE                                   |                          |                                                                 |             |           |             |                    |
| Differential                                      |                          |                                                                 |             | 2         |             | MΩ                 |
| Common Mode                                       |                          |                                                                 |             | 1         |             | MΩ                 |
| NOISE                                             |                          | RTI <sup>(1)(3)</sup>                                           |             |           |             |                    |
| Voltage Noise, f = 0.1Hz to 10Hz                  | e <sub>n</sub>           |                                                                 |             | 17        |             | μVp-p              |
| Voltage Noise Density, f = 1kHz                   |                          |                                                                 |             | 880       |             | nV/√ <del>Hz</del> |
| GAIN                                              |                          |                                                                 |             |           |             |                    |
| Initial <sup>(1)</sup>                            |                          |                                                                 |             | 1         |             | V/V                |
| Gain Error                                        |                          | $V_O = (V-) + 0.5 \text{ to } (V+) - 1.5$                       |             | ±0.01     | ±0.075      | %                  |
| vs Temperature                                    |                          |                                                                 |             | ±3        | ±10         | ppm/°C             |
| Nonlinearity                                      |                          | $V_S = \pm 15V$ , $V_O = (V-) + 0.5$ to $(V+) - 1.5$            |             | ±0.001    | ±0.002      | % of FSR           |
| •                                                 |                          | $V_S = \pm 5V$ , $V_O = (V-) + 0.5$ to $(V+) - 1.5$             |             | ±0.001    |             | % of FSR           |
| FREQUENCY RESPONSE                                |                          |                                                                 |             |           |             |                    |
| Small Signal Bandwidth                            |                          |                                                                 |             | 100       |             | kHz                |
| Slew Rate                                         |                          |                                                                 |             | 1         |             | V/µs               |
| Settling Time: 0.1%                               |                          | V <sub>S</sub> = ±15V, 10V Step                                 |             | 21        |             | μs                 |
| 0.01%                                             |                          | $V_S = \pm 15V, 10V \text{ Step}$                               |             | 25        |             | μs                 |
| 0.1%                                              |                          | $V_S = \pm 5V$ , 6V Step                                        |             | 21        |             | μs                 |
| 0.01%                                             |                          | $V_S = \pm 5V$ , 6V Step                                        |             | 25        |             | μs                 |
| Overload Recovery                                 |                          | 50% Input Overload                                              |             | 24        |             | μs                 |
| OUTPUT (V <sub>O</sub> )                          |                          | ·                                                               |             |           |             |                    |
| Voltage Output                                    |                          | $R_1 = 100k\Omega$                                              | (V-) + 0.25 |           | (V+) - 1    | V                  |
| i chage carpai                                    |                          | $R_1 = 10k\Omega$                                               | (V-) + 0.5  |           | (V+) - 1.5  | V                  |
| Output Current                                    | Io                       |                                                                 | (, ) , 0.0  |           | (**)        | · ·                |
| Short-Circiuit Current                            | '0                       | Continuous to Common                                            |             | ±13       |             | mA                 |
| Capacitive Load                                   |                          | Stable Operation                                                |             | ±13<br>10 |             | nF                 |
| <u>'</u>                                          |                          | Stable Operation                                                |             | 10        |             | l IIF              |
| POWER SUPPLY                                      |                          |                                                                 | ±1.35       |           | +10         | V                  |
| Operating Range, Dual Supplies  Quiescent Current |                          | $V_{IN} = 0, I_{O} = 0$                                         | ±1.35       | ±260      | ±18<br>±300 | ν<br>μA            |
| TEMPERATURE RANGE                                 |                          | nv / U -                                                        |             |           |             | r-                 |
| Specified Specified                               |                          |                                                                 | -40         |           | 85          | ∘c                 |
| Operating                                         |                          |                                                                 | -55         |           | 125         | ∘c                 |
| Storage                                           |                          |                                                                 | <b>-</b> 55 |           | 125         | ∘c                 |
| Thermal Resistance                                | $	heta_{\sf JA}$         | SO-8 Surface Mount                                              |             | 150       | _           | °C/W               |

NOTES: (1) Overall difference amplifier configuration. Referred to input pins  $(V_{1N}^+$  and  $V_{1N}^-$ ), gain = 1V/V (2) Input offset voltage specification includes effects of amplifier's input bias and offset currents. (3) Includes effects of input current noise and thermal noise contribution of resistor network.

# SPECIFICATIONS: $V_S = +5V$ Single Supply

At  $T_A$  = +25°C,  $R_L$  = 10k $\Omega$  connected to  $V_S/2$  and Ref pin connected to  $V_S/2$ , unless otherwise noted.

|                                                                                                 |                                                 |                                                                                                                                                           |                           | INA148UA                   |                        |                                |  |  |
|-------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------|------------------------|--------------------------------|--|--|
| PARAMETER                                                                                       |                                                 | CONDITIONS                                                                                                                                                | MIN                       | TYP                        | MAX                    | UNITS                          |  |  |
| OFFSET VOLTAGE (V <sub>0</sub> ) Input Offset Voltage Drift vs Power Supply                     | V <sub>OS</sub><br>ΔV <sub>OS</sub> /ΔT<br>PSRR | RTI(1)(2)<br>$V_{CM} = V_{S}/2$<br>At $T_{A} = -40^{\circ}C$ to +85°C<br>$V_{S} = +2.7V$ to +36V, $V_{CM} = V_{S}/2$                                      |                           | ±1<br>±10<br>±50           | ±5<br>±400             | mV<br>μV°C<br>μV/V             |  |  |
| INPUT VOLTAGE RANGE Common-Mode Voltage Range Common-Mode Rejection                             | V <sub>CM</sub>                                 | $(V_{IN}^+) - (V_{IN}^-) = 0V, V_{REF} = 0.25V$<br>$(V_{IN}^+) - (V_{IN}^-) = 0V, V_{REF} = V_s/2$<br>$V_{CM} = -47.5V \text{ to } +32.5V, R_S = 0\Omega$ | -4<br>-47.5<br>70         | 86                         | +75<br>+32.5           | V<br>V<br>dB                   |  |  |
| INPUT IMPEDANCE Differential Common Mode                                                        |                                                 |                                                                                                                                                           |                           | 2<br>1                     |                        | MΩ<br>MΩ                       |  |  |
| NOISE  Voltage Noise, f = 0.1Hz to 10Hz  Voltage Noise Density, f = 1kHz                        | e <sub>n</sub>                                  | RTI <sup>(1)(3)</sup>                                                                                                                                     |                           | 17<br>880                  |                        | μVp-p<br>nV/√Hz                |  |  |
| GAIN Initial <sup>(1)</sup> Gain Error vs Temperature Nonlinearity                              |                                                 | $V_{O} = +0.5V \text{ to } +3.5V$ $V_{O} = +0.5V \text{ to } +3.5V$                                                                                       |                           | 1<br>±0.01<br>±3<br>±0.001 | ±0.075<br>±10          | V/V<br>%<br>ppm/°C<br>% of FSR |  |  |
| FREQUENCY RESPONSE Small Signal Bandwidth Slew Rate Settling Time: 0.1% 0.01% Overload Recovery |                                                 | $V_S = +5V$ , 3V Step<br>$V_S = +5V$ , 3V Step<br>50% Input Overload                                                                                      |                           | 100<br>1<br>21<br>25<br>13 |                        | kHz<br>V/μs<br>μs<br>μs<br>μs  |  |  |
| OUTPUT (V <sub>o</sub> ) Voltage Output  Output Current Short-Circiuit Current Capacitive Load  | Io                                              | $R_L$ = 100k $\Omega$ $R_L$ = 10k $\Omega$ Continuous to Common Stable Operation                                                                          | (V–) + 0.25<br>(V–) + 0.5 | ±8<br>10                   | (V+) - 1<br>(V+) - 1.5 | V<br>V<br>mA<br>nF             |  |  |
| POWER SUPPLY Operating Range, Single Supply Quiescent Current                                   |                                                 | V <sub>IN</sub> = 0, I <sub>O</sub> = 0                                                                                                                   | +2.7                      | 260                        | +36<br>300             | V<br>μA                        |  |  |
| TEMPERATURE RANGE Specified Operating Storage Thermal Resistance                                | $	heta_{\sf JA}$                                | SO-8 Surface Mount                                                                                                                                        | -40<br>-55<br>-55         | 150                        | 85<br>125<br>125       | °C<br>°C<br>°C<br>°C           |  |  |

NOTES: (1) Overall difference amplifier configuration. Referred to input pins  $(V_{1N}^+$  and  $V_{1N}^-$ ), gain = 1V/V (2) Input offset voltage specification includes effects of amplifier's input bias and offset currents. (3) Includes effects of input current noise and thermal noise contribution of resistor network.

3

**INA148** 

#### **PIN CONFIGURATION**



#### **ABSOLUTE MAXIMUM RATINGS(1)**

| Supply Voltage, V+ to V              | 36V            |
|--------------------------------------|----------------|
| Signal Input Terminals, Continuous   | ±200V          |
| Peak (0.1s)                          | ±500V          |
| Output Short Circuit to GND Duration | Continuous     |
| Operating Temperature                | 55°C to +125°C |
| Storage Temperature                  | 55°C to +125°C |
| Junction Temperature                 | +150°C         |
| Lead Temperature (soldering, 10s)    | +300°C         |

NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT       | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA     |
|---------------|---------|------------------------------|-----------------------------------|--------------------|-----------------------------------|------------------------|
| INA148UA<br>" | SO-8    | 182<br>"                     | -40°C to +85°C                    | INA148UA<br>"      | INA148UA<br>INA148UA/2K5          | Rails<br>Tape and Reel |

NOTE: (1) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K5 indicates 2500 devices per reel). Ordering 2500 pieces of "INA148UA/2K5" will get a single 2500-piece Tape and Reel.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



# TYPICAL PERFORMANCE CURVES

At  $T_A$  = +25°C,  $V_S$  = ±15V,  $R_L$  = 10k $\Omega$  to common, and  $V_{REF}$  = 0V, unless otherwise noted.













# **TYPICAL PERFORMANCE CURVES (Cont.)**

At T<sub>A</sub> = +25°C, V<sub>S</sub> =  $\pm 15$ V, R<sub>L</sub> = 10k $\Omega$  to common, and V<sub>REF</sub> = 0V, unless otherwise noted.













# **TYPICAL PERFORMANCE CURVES (Cont.)**

At  $T_A$  = +25°C,  $V_S$  = ±15V,  $R_L$  = 10k $\Omega$  to common, and  $V_{REF}$  = 0V, unless otherwise noted.













7

# TYPICAL PERFORMANCE CURVES (Cont.)

At  $T_A = +25$ °C,  $V_S = \pm 15$ V,  $R_L = 10$ k $\Omega$  to common, and  $V_{REF} = 0$ V, unless otherwise noted.





### APPLICATION INFORMATION

The INA148 is a unity gain difference amplifier with a high common-mode input voltage range. A basic diagram of the circuit and pin connections is shown in Figure 1.

To achieve its high common-mode voltage range, the INA148 features a precision laser-trimmed thin-film resistor network with a 20:1 input voltage divider ratio. High input voltages are thereby reduced in amplitude, allowing the internal op amp to "see" input voltages that are within its linear operating range. A "Tee" network in the op amp feedback network places the amplifier in a gain of 20V/V, thus restoring the circuit's overall gain to unity (1V/V).

External voltages can be summed into the amplifier's output by using the Ref pin, making the differential amplifier a highly versatile design tool. Voltages on the Ref pin will also influence the INA148's common-mode voltage range.

In accordance with good engineering practice for linear integrated circuits, the INA148's power-supply bypass

capacitors should be connected as close to pins 4 and 7 as practicable. Ceramic or tantalum types are recommended for use as bypass capacitors.

The input impedances are unusually high for a difference amplifier and this should be considered when routing input signal traces on a PC board. Avoid placing digital signal traces near the difference amplifier's input traces to minimize noise pickup.

#### **OPERATING VOLTAGE**

The INA148 is specified for  $\pm 15$ V and  $\pm 5$ V dual supplies and  $\pm 5$ V single supplies. The INA148 can be operated with single or dual supplies with excellent performance.

The INA148 is fully characterized for supply voltages from ±1.35V to ±18V and over temperatures of –55°C to +125 °C. Parameters that vary significantly with operating voltage, load conditions, or temperature are shown in the Typical Performance Curves section.



FIGURE 1. Basic Circuit Connections.



#### THE GAIN EQUATION

An internal on-chip resistor network sets the overall differential gain of the INA148 to precisely 1V/V. It's output is accordance with the equation:

$$V_{OUT} = (V_{IN}^+ - V_{IN}^-) + V_{REF}$$
 (1)

#### **COMMON-MODE RANGE**

The 20:1 input resistor ratio of the INA148 provides an input common-mode range that extends well beyond its power supply rails.

The exact input voltage range depends on the amplifier's power-supply voltage and the voltage applied to the Ref terminal (pin 1). Typical input voltage ranges at different power supply voltages can be found in the applications circuits section.

#### **OFFSET TRIM**

The INA148 is laser-trimmed for low offset voltage and drift. Most applications will require no external offset adjustment.

Since a voltage applied to the reference (Ref) pin (pin 1) will be summed directly into the amplifier's output signal, this technique can be used to null the amplifier's input offset voltage. Figure 2 shows an optional circuit for trimming the offset voltage.

To maintain high common-mode rejection (CMR), the source impedance of any signal applied to the Ref terminal should be very low ( $\leq 5\Omega$ ).

A source impedance of only  $10\Omega$  at the Ref pin will reduce the INA148's CMR to approximately 74dB. High CMR can be restored if a resistor is added in series with the amplifier's positive input terminal (pin 3). This resistor should be 19 times the source impedance that drives the Ref pin. For example, if the Ref pin sees a source impedance of  $10\Omega$ , a resistor of  $190\Omega$  should be added in series with pin 3.



FIGURE 2. Optional Offset Trim Voltage.



FIGURE 3. Preferred Offset Trim Circuit.

Preferably, the offset trim voltage applied to the Ref pin should be buffered with an amp such as an OPA237 (see Figure 3). In this case, the op amp output impedance is low enough that no external resistor is needed to maintain the INA148's excellent CMR.

#### **INPUT IMPEDANCE**

The input resistor network determines the impedance of each of the INA148's inputs. It is approximately  $1M\Omega$ . Unlike an instrumentation amplifier, signal source impedances at the two input terminals must be nearly equal to maintain good common-mode rejection.

A mismatch between the two inputs' source impedances will cause a differential amplifier's common-mode rejection to be degraded. With a source impedance imbalance of only  $500\Omega$ , CMR can fall to approximately 66dB.

Figure 4 shows a common application—measuring power supply current through a shunt resistor (R<sub>S</sub>). A shunt resistor creates an unbalanced source resistance condition that can degrade a differential amplifier's common mode rejection.

Unless the shunt resistor is less than approximately  $100\Omega$ , an additional equal compensating resistor (R<sub>C</sub>) is recommended to maintain input balance and high CMR.

Source impedances (or shunts) greater than  $5k\Omega$  are not recommended, even if they are "perfectly" compensated. This is because the internal resistor network is laser-trimmed for accurate voltage divider ratios, but not necessarily to absolute values. Input resistors are shown as  $1M\Omega$ , however, this is only their nominal value.

In practice, the input resistors' absolute values may vary by as much as 30 percent. The two input resistors match to about 5 percent, so adding compensating resistors greater than  $5k\Omega$  can cause a serious mismatch in the resulting resistor network voltage divider ratios, thus degrading CMR.

Attempts to extend the INA148 input voltage range by adding external resistors is not recommended for the reasons just described in the last paragraph. CMR will suffer a serious degradation unless the resistors are carefully trimmed for CMR and gain. This is an iterative adjustment and can be tedious and time consuming.



FIGURE 4. Shunt-Resistor Current Measurement Circuit.



FIGURE 5. AC-Coupled Difference Amplifier.





FIGURE 6. Quasi-AC-Coupled Differential Amplifier.



FIGURE 7. Single-Supply Differential Amplifier.



11

FIGURE 8. Battery Monitor Circuit.



FIGURE 9. 50 mV Current Shunt Amplifier with  $\pm 200 \text{V}$  Common-Mode Voltage Range.

www.ti.com 2-Nov-2023

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| INA148UA         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | INA<br>148UA         | Samples |
| INA148UA/2K5     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | INA<br>148UA         | Samples |
| INA148UA/2K5G4   | LIFEBUY    | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | INA<br>148UA         |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 2-Nov-2023

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF INA148:

Automotive : INA148-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Nov-2023

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA148UA/2K5 | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Nov-2023



#### \*All dimensions are nominal

| Ì | Device       | Device Package Type |   | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|---------------------|---|------|------|-------------|------------|-------------|--|
| ı | INA148UA/2K5 | SOIC                | D | 8    | 2500 | 356.0       | 356.0      | 35.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Nov-2023

#### **TUBE**



#### \*All dimensions are nominal

| Device Package Name |   | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |
|---------------------|---|--------------|------|-----|--------|--------|--------|--------|--|
| INA148UA            | D | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |  |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated