



SLLS918C -JULY 2008-REVISED JUNE 2013

# 3.3-V AND/OR 5-V HIGH-SPEED DIGITAL ISOLATORS

Check for Samples: ISO721-Q1, ISO722-Q1

٠

•

Low-Power Sleep Mode

Failsafe Output

**Magnetic Isolators** 

**High Electromagnetic Immunity** 

Low Input Current Requirement

**Drop-In Replacement for Most Optical and** 

## FEATURES

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C5
- 4000-V<sub>(peak)</sub> Isolation
  - UL 1577, IEC 60747-5-2 (VDE 0884, Rev 2), IEC 61010-1
  - 50-kV/s Transient Immunity (Typ)
- Signaling Rate 0 Mbps to 100 Mbps
  - Low Propagation Delay
  - Low Pulse Skew (Pulse-Width Distortion)

## DESCRIPTION

The ISO72x-Q1 is a digital isolator with a logic input and output buffer separated by a silicon oxide  $(SiO_2)$  insulation barrier. This barrier provides galvanic isolation of up to 4000 V. Used in conjunction with isolated power supplies, this device prevents noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry.

The capacitive isolation barrier conditions, translates to a balanced signal, then differentiates a binary input signal. Across the isolation barrier, a differential comparator receives the logic-transition information, then sets or resets a flip-flop and the output circuit accordingly. A periodic update pulse sent across the barrier ensures the proper dc level of the output. On failure to receive this dc refresh pulse for more than 4  $\mu$ s, the response of the device is as if the input is or not actively driven, and the failsafe circuit drives the output to a logic-high state.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



www.ti.com

#### **FUNCTION DIAGRAM**



Copyright © 2008–2013, Texas Instruments Incorporated



www.ti.com

### **DESCRIPTION (CONTINUED)**

The symmetry of the dielectric and capacitor within the integrated circuitry provides for close capacitive matching and allows fast transient voltage changes between the input and output grounds without corrupting the output. The small capacitance and resulting time constant provide for fast operation with signaling rates<sup>(1)</sup> from 0 Mbps (dc) to 100 Mbps.

The device requires two supply voltages of 3.3 V, 5 V, or any combination. All inputs are 5-V tolerant when supplied from a 3.3-V supply, and all outputs are 4-mA CMOS. The device has a TTL input threshold and a noise filter at the input that prevents transient pulses of up to 2 ns in duration from being passed to the output of the device.

The ISO722-Q1 device includes an active-low output enable that, when driven to a high logic level, places the output in a high-impedance state and turns off internal bias circuitry to conserve power.

The ISO72x-Q1 is characterized for operation over the ambient temperature range of -40°C to 125°C.

(1) The signaling rate of a line is the number of voltage transitions that occur per second, expressed in the units bps (bits per second).



### ORDERING AND PACKAGING INFORMATION

For the most-current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### Table 1. REGULATORY INFORMATION

| VDE                                  | CSA                  | UL                                                                    |
|--------------------------------------|----------------------|-----------------------------------------------------------------------|
| Certified according to IEC 60747-5-2 |                      | Recognized under 1577<br>Component Recognition Program <sup>(1)</sup> |
| File Number: 40016131                | File Number: 1698195 | File Number: E181974                                                  |

(1) Production tested  $\geq$  3000 V<sub>RMS</sub> for 1 second in accordance with UL 1577.

www.ti.com

STRUMENTS

XAS

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| V <sub>CC</sub> | Supply voltage <sup>(2)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> |                                     | –0.5 V to 6 V |
|-----------------|---------------------------------------------------------------------|-------------------------------------|---------------|
| VI              | Voltage at IN or OUT terminal                                       |                                     | –0.5 V to 6 V |
| I <sub>O</sub>  | Output current                                                      |                                     | ±15 mA        |
| TJ              | Maximum virtual-junction temperature                                |                                     | 170°C         |
|                 |                                                                     | Human-Body Model <sup>(3)</sup>     | ±2 kV         |
| ESD             | Electrostatic discharge rating                                      | Charged-Device Model <sup>(4)</sup> | ±1 kV         |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values. Vrms (2) values are not listed in this publication.

JEDEC Standard 22, Test Method A114-C.01 JEDEC Standard 22, Test Method C101 (3)

(4)

### **RECOMMENDED OPERATING CONDITIONS**

|                 |                                                                     |   |                                       | MIN | MAX | UNIT |
|-----------------|---------------------------------------------------------------------|---|---------------------------------------|-----|-----|------|
| $V_{CC}$        | Supply voltage <sup>(1)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> |   |                                       | 3   | 5.5 | V    |
| I <sub>OH</sub> | High-level output current                                           |   |                                       |     | 4   | mA   |
| I <sub>OL</sub> | Low-level output current                                            |   |                                       | -4  |     | mA   |
| t <sub>ui</sub> | Input pulse duration                                                | • |                                       |     |     |      |
| $V_{\text{IH}}$ | High-level input voltage (IN)                                       |   |                                       |     |     |      |
| V <sub>IL</sub> | Low-level input voltage (IN)                                        |   |                                       | 0   | 0.8 | V    |
| T <sub>A</sub>  | Operating free-air temperature                                      |   |                                       | -40 | 125 | °C   |
| TJ              | Operating virtual-junction temperature                              |   | See the Thermal Characteristics table |     | 150 | °C   |
| Н               | External magnetic field intensity per IEC 61000-4-8 an              |   | 1000                                  | A/m |     |      |

(1) For 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 4.5 V to 5.5 V. For 3.3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 3 V to 3.6 V.

## IEC 60747-5-2 INSULATION CHARACTERISTICS<sup>(1)</sup>

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                          | TEST CONDITIONS                                                                                                       | SPECIFICATIONS   | UNIT |
|-----------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------|------|
| VIORM           | Maximum working insulation voltage |                                                                                                                       | 560              | V    |
| V <sub>PR</sub> |                                    | After Input/Output Safety Test Subgroup 2/3<br>$V_{PR} = V_{IORM} \times 1.2$ , t = 10 s,<br>Partial discharge < 5 pC | 672              | V    |
|                 | Input-to-output test voltage       | Method a, $V_{PR} = V_{IORM} \times 1.6$ ,<br>Type and sample test with t = 10 s,<br>Partial discharge < 5 pC         | 896              | V    |
|                 |                                    | Method b1, $V_{PR} = V_{IORM} \times 1.875$ ,<br>100 % Production test with t = 1 s,<br>Partial discharge < 5 pC      | 1050             | V    |
| VIOTM           | Transient overvoltage              | t = 60 s                                                                                                              | 4000             | V    |
| R <sub>S</sub>  | Insulation resistance              | $V_{IO} = 500 \text{ V at } T_{S}$                                                                                    | >10 <sup>9</sup> | Ω    |
|                 | Pollution degree                   |                                                                                                                       | 2                |      |

(1) Climatic Classification 40/125/21

4



www.ti.com

# ELECTRICAL CHARACTERISTICS: $V_{CC1}$ and $V_{CC2}$ 5-V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                        | 2                       | TEST COND                               | DITIONS                                   | MIN                      | TYP | MAX | UNIT  |
|---------------------|----------------------------------|-------------------------|-----------------------------------------|-------------------------------------------|--------------------------|-----|-----|-------|
|                     |                                  | Quiescent               |                                         |                                           |                          | 0.5 | 1   | •     |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current  | 25 Mbps                 | $V_{I} = V_{CC}$ or 0 V, No load        |                                           |                          | 2   | 4   | mA    |
|                     |                                  | ISO722-Q1 Sleep<br>Mode |                                         | $\overline{\text{EN}}$ at V <sub>CC</sub> |                          |     | 200 | μA    |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current  | Quiescent               |                                         | EN at 0 V or<br>ISO721-Q1                 |                          | 8   | 12  | mA    |
|                     |                                  | 25 Mbps                 | $V_I = V_{CC}$ or 0 V, No load          |                                           |                          | 10  | 14  |       |
|                     | High-level output voltage        |                         | I <sub>OH</sub> = -4 mA, See Figure 1   |                                           | V <sub>CC</sub> –<br>0.8 | 4.6 |     |       |
| V <sub>OH</sub>     |                                  |                         | I <sub>OH</sub> = -20 μA, See Figure 1  |                                           | V <sub>CC</sub> –<br>0.1 | 5   |     | V     |
| ¥                   |                                  |                         |                                         | I <sub>OL</sub> = 4 mA, See Figure 1      |                          | 0.2 | 0.4 | V     |
| V <sub>OL</sub>     | Low-level output volta           | ge                      | I <sub>OL</sub> = 20 μA, See Figure 1   |                                           |                          | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input voltage hysteres           | is                      |                                         |                                           |                          | 150 |     | mV    |
| IIH                 | High-level input currer          | nt                      | IN at 2 V                               |                                           |                          |     | 10  |       |
| IIL                 | Low-level input curren           | t                       | IN at 0.8 V                             |                                           | -10                      |     |     | μA    |
| I <sub>OZ</sub>     | High-impedance<br>output current | ISO722-Q1               | ĒN, IN at V <sub>CC</sub>               |                                           |                          |     | 1   | μA    |
| CI                  | Input capacitance to g           | round                   | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6)$ | πt)                                       |                          | 1   |     | pF    |
| CMTI                | Common-mode transi               | ent immunity            | $V_I = V_{CC}$ or 0 V, See Figure       | 5                                         | 15                       | 50  |     | kV/µs |

(1) For 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  specification is from 4.5 V to 5.5 V. For 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  specification is from 3 V to 3.6 V.

## SWITCHING CHARACTERISTICS: V<sub>CC1</sub> and V<sub>CC2</sub> 5-V OPERATION

#### over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                            |             | TEST CONDITIONS                                               | MIN | TYP | MAX | UNIT |  |
|----------------------|----------------------------------------------------------------------|-------------|---------------------------------------------------------------|-----|-----|-----|------|--|
| t <sub>PLH</sub>     | Propagation delay, low-to-high-level output                          |             | See Figure 1                                                  |     | 17  | 24  | ns   |  |
| t <sub>PHL</sub>     | Propagation delay , high-to-low-level output                         |             | See Figure 1                                                  |     | 17  | 24  | ns   |  |
| t <sub>sk(p)</sub>   | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                      |             | See Figure 1                                                  |     | 0.5 | 2   | ns   |  |
| t <sub>sk(pp)</sub>  | Part-to-part skew                                                    |             |                                                               |     | 0   | 3   | ns   |  |
| t <sub>r</sub>       | Output-signal rise time                                              |             | See Figure 1                                                  |     | 1   |     | ns   |  |
| t <sub>f</sub>       | Output-signal fall time                                              |             | See Figure 1                                                  |     | 1   |     | ns   |  |
| t <sub>pHZ</sub>     | Sleep-mode propagation delay,<br>high-level-to-high-impedance output |             | See Figure 2                                                  | 6   | 8   | 15  | ns   |  |
| t <sub>pZH</sub>     | Sleep-mode propagation delay,<br>high-impedance-to-high-level output | 100700.04   |                                                               | 3.5 | 4   | 8   | μs   |  |
| t <sub>pLZ</sub>     | Sleep-mode propagation delay,<br>low-level-to-high-impedance output  | - ISO722-Q1 |                                                               | 5.5 | 8   | 15  | ns   |  |
| t <sub>pZL</sub>     | Sleep-mode propagation delay,<br>high-impedance-to-low-level output  |             | See Figure 3                                                  | 4   | 5   | 8   | μs   |  |
| t <sub>fs</sub>      | Failsafe output delay time from input power                          | OSS         | See Figure 4                                                  |     | 3   |     | μs   |  |
|                      | Dook to pook out pattern iitter                                      |             | 100-Mbps NRZ data input,<br>See Figure 6                      |     | 2   |     | ns   |  |
| t <sub>jit(PP)</sub> | Peak-to-peak eye-pattern jitter                                      |             | 100-Mbps unrestricted bit run length data input, See Figure 6 |     | 3   | 3   |      |  |

(1) t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

Copyright © 2008–2013, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

## ELECTRICAL CHARACTERISTICS: $V_{CC1}$ at 5-V, $V_{CC2}$ at 3.3-V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                 |           | TEST CONE                                      | DITIONS                                        | MIN | TYP | MAX | UNIT  |
|---------------------|-------------------------------------------|-----------|------------------------------------------------|------------------------------------------------|-----|-----|-----|-------|
|                     |                                           | Quiescent |                                                |                                                |     | 0.5 | 1   |       |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current           | 25 Mbps   | $V_{I} = V_{CC}$ or 0 V, No load               |                                                |     | 2   | 4   | mA    |
|                     |                                           | ISO722-Q1 |                                                | EN at V <sub>CC</sub>                          |     |     | 150 | μA    |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current           | Quiescent | $V_{I} = V_{CC}$ or 0 V, No load               | EN at 0 V or<br>ISO721-Q1                      |     | 4   | 6.5 |       |
|                     |                                           | 25 Mbps   |                                                |                                                |     | 5   | 7.5 | mA    |
| N/                  | V <sub>OH</sub> High-level output voltage |           | I <sub>OH</sub> = -4 mA, See Figure 1          | -4 mA, See Figure 1                            |     | 3   |     | v     |
| VOH                 |                                           |           | $I_{OH} = -20 \ \mu A$ , See Figure 1          | $I_{OH} = -20 \ \mu A$ , See Figure 1          |     | 3.3 |     | v     |
| N/                  |                                           |           | I <sub>OL</sub> = 4 mA, See Figure 1           | I <sub>OL</sub> = 4 mA, See Figure 1           |     | 0.2 | 0.4 | N     |
| V <sub>OL</sub>     | Low-level output voltage                  |           | $I_{OL} = 20 \ \mu A$ , See Figure 1           |                                                |     | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis                  |           |                                                |                                                |     | 150 |     | mV    |
| IIH                 | High-level input current                  |           | IN at 2 V                                      |                                                |     |     | 10  | μA    |
| IIL                 | Low-level input current                   |           | IN at 0.8 V                                    |                                                | -10 |     |     | μA    |
| I <sub>OZ</sub>     | High-impedance output<br>current          | ISO722-Q1 | $\overline{\text{EN}}$ , IN at V <sub>CC</sub> | $\overline{\text{EN}}$ , IN at V <sub>CC</sub> |     |     | 1   | μA    |
| CI                  | Input capacitance to grou                 | ind       | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6)$        | IN at $V_{CC}$ , $V_{I} = 0.4 \sin (4E6\pi t)$ |     | 1   |     | pF    |
| CMTI                | Common-mode transient                     | immunity  | $V_{I} = V_{CC}$ or 0 V, See Figure            | e 5                                            | 15  | 40  |     | kV/µs |

(1) For 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 4.5 V to 5.5 V. For 3.3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> specification is from 3 V to 3.6 V.

# SWITCHING CHARACTERISTICS: $V_{\text{CC1}}$ at 5-V, $V_{\text{CC2}}$ at 3.3-V OPERATION

over recommended operating conditions (unless otherwise noted)

|                            | PARAMETER                                                            |             | TEST CONDITIONS                                               | MIN | TYP | MAX | UNIT |
|----------------------------|----------------------------------------------------------------------|-------------|---------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>           | Propagation delay, low-to-high-level out                             | tput        | See Figure 1                                                  |     | 19  | 30  | ns   |
| t <sub>PHL</sub>           | Propagation delay , high-to-low-level ou                             | itput       | See Figure 1                                                  |     | 19  | 30  | ns   |
| t <sub>sk(p)</sub>         | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                      |             | See Figure 1                                                  |     | 0.5 | 3   | ns   |
| t <sub>sk(pp)</sub><br>(1) | Part-to-part skew                                                    |             |                                                               |     | 0   | 5   | ns   |
| t <sub>r</sub>             | Output signal rise time                                              |             | See Figure 1                                                  |     | 2   |     | ns   |
| t <sub>f</sub>             | Output signal fall time                                              |             | See Figure 1                                                  |     | 2   |     | ns   |
| t <sub>pHZ</sub>           | Sleep-mode propagation delay,<br>high-level-to-high-impedance output |             | See Figure 2                                                  | 7   | 13  | 25  | ns   |
| t <sub>pZH</sub>           | Sleep-mode propagation delay,<br>high-impedance-to-high-level output | 100700.04   |                                                               | 5   | 6   | 8   | μs   |
| t <sub>pLZ</sub>           | Sleep-mode propagation delay, low-level-to-high-impedance output     | — ISO722-Q1 |                                                               | 7   | 13  | 25  | ns   |
| t <sub>pZL</sub>           | Sleep-mode propagation delay,<br>high-impedance-to-low-level output  |             | See Figure 3                                                  | 5   | 6   | 8   | μs   |
| t <sub>fs</sub>            | Failsafe output delay time from input po                             | wer loss    | See Figure 4                                                  |     | 3   |     | μs   |
|                            | Dook to pook ove pottern iitter                                      |             | 100-Mbps NRZ data input,<br>See Figure 6                      |     | 2   |     | 20   |
| t <sub>jit(PP)</sub>       | Peak-to-peak eye-pattern jitter                                      |             | 100-Mbps unrestricted bit run length data input, See Figure 6 |     | 3   |     | ns   |

(1) t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

Copyright © 2008–2013, Texas Instruments Incorporated



SLLS918C -JULY 2008-REVISED JUNE 2013

## ELECTRICAL CHARACTERISTICS: V<sub>CC1</sub> at 3.3-V, V<sub>CC2</sub> at 5-V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                        |                         | TEST CON                                                  | DITIONS                                      | MIN            | TYP | MAX | UNIT  |
|---------------------|----------------------------------|-------------------------|-----------------------------------------------------------|----------------------------------------------|----------------|-----|-----|-------|
|                     | Manager and the summer of        | Quiescent               |                                                           |                                              |                | 0.3 | 0.5 |       |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current  | 25 Mbps                 | $V_{I} = V_{CC} \text{ or } 0 \text{ V}, \text{ No load}$ |                                              |                | 1   | 2   | mA    |
|                     |                                  | ISO722-Q1<br>Sleep Mode |                                                           | $\overline{\text{EN}}$ at V <sub>CC</sub>    |                |     | 200 | μA    |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current  | Quiescent               | - V <sub>I</sub> = V <sub>CC</sub> or 0 V, No load        | EN at 0 V or ISO721-<br>Q1                   |                | 8   | 12  | mA    |
|                     |                                  | 25 Mbps                 | $V_{I} = V_{CC}$ or 0 V, No load                          | $V_{I} = V_{CC}$ or 0 V, No load             |                | 10  | 14  |       |
| V                   | High-level output voltage        |                         | I <sub>OH</sub> = -4 mA, See Figure 1                     |                                              | $V_{CC} - 0.8$ | 4.6 |     | v     |
| V <sub>OH</sub>     |                                  |                         | $I_{OH} = -20 \ \mu A$ , See Figure 1                     | $I_{OH} = -20 \ \mu A$ , See Figure 1        |                | 5   |     | V     |
|                     |                                  |                         |                                                           | I <sub>OL</sub> = 4 mA, See Figure 1         |                | 0.2 | 0.4 | v     |
| V <sub>OL</sub>     | Low-level output voltage         |                         | I <sub>OL</sub> = 20 μA, See Figure 1                     |                                              |                | 0   | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis         |                         |                                                           |                                              |                | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current         |                         | IN at 2 V                                                 | IN at 2 V                                    |                |     | 10  | μA    |
| IIL                 | Low-level input current          |                         | IN at 0.8 V                                               |                                              | -10            |     |     | μA    |
| I <sub>oz</sub>     | High-impedance output<br>current | ISO722-Q1               | $\overline{\text{EN}}$ , IN at V <sub>CC</sub>            |                                              |                |     | 1   | μΑ    |
| CI                  | Input capacitance to grou        | nd                      | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$              | IN at $V_{CC}$ , $V_1 = 0.4 \sin (4E6\pi t)$ |                | 1   |     | pF    |
| CMTI                | Common-mode transient            | immunity                | $V_1 = V_{CC}$ or 0 V, See Figure 5                       |                                              | 15             | 40  |     | kV/µs |

(1) For 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  specification is from 4.5 V to 5.5 V. For 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  specification is from 3 V to 3.6 V.

## SWITCHING CHARACTERISTICS: $V_{CC1}$ at 3.3-V, $V_{CC2}$ at 5-V OPERATION

over recommended operating conditions (unless otherwise noted)

|                            | PARAMETER                                                            | TEST CONDITIONS   | MIN                                                                 | TYP | MAX | UNIT |    |
|----------------------------|----------------------------------------------------------------------|-------------------|---------------------------------------------------------------------|-----|-----|------|----|
| t <sub>PLH</sub>           | Propagation delay, low-to-high-level ou                              | tput              | See Figure 1                                                        |     | 17  | 30   | ns |
| t <sub>PHL</sub>           | Propagation delay , high-to-low-level or                             | ıtput             | See Figure 1                                                        |     | 17  | 30   | ns |
| t <sub>sk(p)</sub>         | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                      |                   | See Figure 1                                                        |     | 0.5 | 3    | ns |
| t <sub>sk(pp)</sub><br>(1) | Part-to-part skew                                                    | Part-to-part skew |                                                                     |     | 0   | 5    | ns |
| t <sub>r</sub>             | Output signal rise time                                              |                   | See Figure 1                                                        |     | 2   |      | ns |
| t <sub>f</sub>             | Output signal fall time                                              |                   | See Figure 1                                                        |     | 2   |      | ns |
| t <sub>pHZ</sub>           | Sleep-mode propagation delay,<br>high-level-to-high-impedance output |                   | See Figure 2                                                        | 7   | 9   | 15   | ns |
| t <sub>pZH</sub>           | Sleep-mode propagation delay,<br>high-impedance-to-high-level output | ISO722-Q1         | See Figure 2                                                        | 4.5 | 5   | 8    | μs |
| t <sub>pLZ</sub>           | Sleep-mode propagation delay, low-level-to-high-impedance output     | 150722-Q1         | See Figure 2                                                        | 7   | 9   | 15   | ns |
| t <sub>pZL</sub>           | Sleep-mode propagation delay,<br>high-impedance-to-low-level output  |                   | See Figure 3                                                        | 4.5 | 5   | 8    | μs |
| t <sub>fs</sub>            | Failsafe output delay time from input po                             | ower loss         | See Figure 4                                                        |     | 3   |      | μs |
|                            |                                                                      |                   | 100-Mbps NRZ data input,<br>See Figure 6                            |     | 2   |      |    |
| t <sub>jit(PP)</sub>       | Peak-to-peak eye-pattern jitter                                      |                   | 100-Mbps unrestricted bit<br>run length data input, See<br>Figure 6 |     | 3   |      | ns |

t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

TEXAS INSTRUMENTS

www.ti.com

## ELECTRICAL CHARACTERISTICS: $V_{cc1}$ and $V_{cc2}$ at 3.3-V<sup>(1)</sup> OPERATION

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                        |                                                                      | TEST CON                                                  | IDITIONS                                  | MIN                   | TYP | MAX | UNIT  |
|---------------------|----------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|-----------------------|-----|-----|-------|
|                     | Manager and the summer of        | Quiescent                                                            |                                                           |                                           |                       | 0.3 | 0.5 |       |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current  | 25 Mbps                                                              | $V_{I} = V_{CC} \text{ or } 0 \text{ V}, \text{ No load}$ |                                           |                       | 1   | 2   | mA    |
|                     |                                  | ISO722-Q1<br>Sleep Mode                                              |                                                           | $\overline{\text{EN}}$ at V <sub>CC</sub> |                       |     | 150 | μA    |
| I <sub>CC2</sub>    | V <sub>CC2</sub> supply current  | Quiescent $V_I = V_{CC}$ or 0 V, No load $\overline{EN}$ at 0 V or 1 | EN at 0 V or ISO721-<br>Q1                                |                                           | 4                     | 6.5 | mA  |       |
|                     |                                  | 25 Mbps                                                              | $V_{I} = V_{CC} \text{ or } 0 \text{ V}, \text{ No load}$ |                                           |                       | 5   | 7.5 |       |
|                     |                                  |                                                                      | I <sub>OH</sub> = -4 mA, See Figure 1                     |                                           | $V_{CC} - 0.4$        | 3   |     | v     |
| V <sub>OH</sub>     | High-level output voltage        |                                                                      | $I_{OH} = -20 \ \mu A$ , See Figure 1                     |                                           | V <sub>CC</sub> - 0.1 | 3.3 |     | v     |
|                     |                                  |                                                                      |                                                           | I <sub>OL</sub> = 4 mA, See Figure 1      |                       | 0.2 | 0.4 | v     |
| V <sub>OL</sub>     | Low-level output voltage         |                                                                      | I <sub>OL</sub> = 20 μA, See Figure 1                     |                                           |                       | 0   | 0.1 | v     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis         |                                                                      |                                                           |                                           |                       | 150 |     | mV    |
| I <sub>IH</sub>     | High-level input current         |                                                                      | IN at 2 V                                                 |                                           |                       |     | 10  | μA    |
| IIL                 | Low-level input current          |                                                                      | IN at 0.8 V                                               |                                           | -10                   |     |     | μA    |
| I <sub>oz</sub>     | High-impedance output<br>current | ISO722-Q1                                                            | ĒN, IN at V <sub>CC</sub>                                 |                                           |                       |     | 1   | μA    |
| CI                  | Input capacitance to groun       | d                                                                    | IN at $V_{CC}$ , $V_1 = 0.4 \sin (4E6\pi t)$              |                                           |                       | 1   |     | pF    |
| CMTI                | Common-mode transient in         | nmunity                                                              | $V_1 = V_{CC}$ or 0 V, See Figure 5                       |                                           | 15                    | 40  |     | kV/µs |

(1) For 5-V operation,  $V_{CC1}$  or  $V_{CC2}$  specification is from 4.5 V to 5.5 V. For 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  specification is from 3 V to 3.6 V.

## SWITCHING CHARACTERISTICS: $V_{\text{CC1}}$ and $V_{\text{CC2}}$ at 3.3-V OPERATION

over recommended operating conditions (unless otherwise noted)

|                            | PARAMETER                                                            |             | TEST CONDITIONS                                                     | MIN | TYP | MAX | UNIT |
|----------------------------|----------------------------------------------------------------------|-------------|---------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>           | Propagation delay, low-to-high-level output                          |             | See Figure 1                                                        |     | 20  | 34  | ns   |
| t <sub>PHL</sub>           | Propagation delay , high-to-low-level output                         | :           | See Figure 1                                                        |     | 20  | 34  | ns   |
| t <sub>sk(p)</sub>         | Pulse skew  t <sub>PHL</sub> – t <sub>PLH</sub>                      |             | See Figure 1                                                        |     | 0.5 | 3   | ns   |
| t <sub>sk(pp)</sub><br>(1) | Part-to-part skew                                                    | •           |                                                                     |     | 0   | 5   | ns   |
| t <sub>r</sub>             | Output signal rise time                                              |             | See Figure 1                                                        |     | 2   |     | ns   |
| t <sub>f</sub>             | Output signal fall time                                              |             | See Figure 1                                                        |     | 2   |     | ns   |
| t <sub>pHZ</sub>           | Sleep-mode propagation delay,<br>high-level-to-high-impedance output |             |                                                                     | 7   | 13  | 25  | ns   |
| t <sub>pZH</sub>           | Sleep-mode propagation delay,<br>high-impedance-to-high-level output | - ISO722-Q1 | See Figure 2                                                        | 5   | 6   | 8   | μs   |
| t <sub>pLZ</sub>           | Sleep-mode propagation delay,<br>low-level-to-high-impedance output  | 150722-Q1   |                                                                     | 7   | 13  | 25  | ns   |
| t <sub>pZL</sub>           | Sleep-mode propagation delay,<br>high-impedance-to-low-level output  |             | See Figure 3                                                        | 5   | 6   | 8   | μs   |
| t <sub>fs</sub>            | Failsafe output delay time from input power                          | loss        | See Figure 4                                                        |     | 3   |     | μs   |
|                            |                                                                      |             | 100-Mbps NRZ data input,<br>See Figure 6                            |     | 2   |     |      |
| t <sub>jit(PP)</sub>       | Peak-to-peak eye-pattern jitter                                      |             | 100-Mbps unrestricted bit run<br>length data input, See<br>Figure 6 |     | 3   |     | ns   |

(1) t<sub>sk(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

Copyright © 2008–2013, Texas Instruments Incorporated



www.ti.com

#### PARAMETER MEASUREMENT INFORMATION



A. A generator having the following characteristics supplies the input pulse: PRR ≤ 50 kHz, 50% duty cycle, t<sub>f</sub> ≤ 3 ns, t<sub>f</sub> ≤ 3 ns, Z<sub>O</sub> = 50  $\Omega$ .

B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.





Figure 2. ISO722-Q1 Sleep-Mode High-Level Output Test Circuit and Voltage Waveforms





#### NOTE

- A: A generator having the following characteristics Supplies the input pulse: PRR  $\leq$  50 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns, Z<sub>O</sub> = 50  $\Omega$ .
- B:  $C_L$  = 15 pF ± 20% and includes instrumentation and fixture capacitance.



SLLS918C -JULY 2008-REVISED JUNE 2013





NOTE: V<sub>I</sub> transition time is 100 ns.

Figure 4. Failsafe Delay-Time Test Circuit and Voltage Waveforms





Figure 5. Common-Mode Transient Immunity Test Circuit and Voltage Waveform

XAS

**STRUMENTS** 

#### SLLS918C -JULY 2008-REVISED JUNE 2013



## PARAMETER MEASUREMENT INFORMATION (continued)

NOTE: Bit pattern run length is  $2^{16} - 1$ . Transition time is 800 ps. NRZ data input has no more than five consecutive 1s or 0s.

### Figure 6. Peak-to-Peak Eye-Pattern Jitter Test Circuit and Voltage Waveform

EXAS **ISTRUMENTS** 

www.ti.com

SLLS918C -JULY 2008-REVISED JUNE 2013

## **DEVICE INFORMATION**

#### **PACKAGE CHARACTERISTICS**

|                 | PARAMETER                                        | TEST CONDITIONS                                                                                                                     | MIN   | TYP               | MAX | UNIT |
|-----------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|-----|------|
| L(101)          | Minimum air gap (clearance) <sup>(1)</sup>       | Shortest terminal-to-terminal distance through air                                                                                  | 4.8   |                   | mm  |      |
| L(102)          | Minimum external tracking (creepage)             | Shortest terminal-to-terminal distance across the package surface                                                                   | 4.3   |                   |     | mm   |
| C <sub>TI</sub> | Tracking resistance (comparative tracking index) | DIN IEC 60112/VDE 0303 Part 1                                                                                                       | ≥ 175 |                   |     | V    |
|                 | Minimum internal gap<br>(internal clearance)     | Distance through insulation                                                                                                         | 0.008 |                   |     | mm   |
| R <sub>IO</sub> | Isolation resistance                             | Input to output, $V_{IO}$ = 500 V, all pins on each side of the barrier tied together creating a two-terminal device, $T_A$ < 100°C |       | >10 <sup>12</sup> |     | Ω    |
|                 |                                                  | Input-to-output, $V_{IO} = 500 \text{ V}$ ,<br>100°C $\leq T_A < T_A \text{ max}$ .                                                 |       | >10 <sup>11</sup> |     | Ω    |
| C <sub>IO</sub> | Barrier capacitance, input to output             | V <sub>I</sub> = 0.4 sin (4E6πt)                                                                                                    |       | 1                 |     | pF   |
| CI              | Input capacitance to ground                      | V <sub>I</sub> = 0.4 sin (4E6πt)                                                                                                    |       | 1                 |     | pF   |

Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Take care to (1) maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board do not reduce this distance.

Creepage and clearance on a printed circuit board become equal according to the measurement techniques shown in the Isolation Glossary. Use techniques such as inserting grooves and/or ribs on a printed circuit board to help increase these specifications.

#### **IEC 60664-1 RATINGS TABLE**

| PARAMETER                   | TEST CONDITIONS               | SPECIFICATION |
|-----------------------------|-------------------------------|---------------|
| Basic isolation group       | Material group                | Illa          |
| Installation aloosification | Rated mains voltage ≤150 VRMS | I-IV          |
| Installation classification | Rated mains voltage ≤300 VRMS | 1-111         |

### **DEVICE I/O SCHEMATIC**



Figure 7. Equivalent Input and Output Schematic Diagrams





www.ti.com

#### IEC SAFETY LIMITING VALUES

Safety limiting is designed to prevent potential damage to the isolation barrier on failure of input or output circuitry. A failure of the IO can allow low resistance to ground or the supply, and without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                    | MIN | MAX | UNIT |
|----------------|-----------------------------------------|------------------------------------------------------------------------------------|-----|-----|------|
|                | Sofety input output or outputy ourrent  | $\theta_{JA} = 263^{\circ}C/W, V_I = 5.5 V, T_J = 170^{\circ}C, T_A = 25^{\circ}C$ |     | 100 | mA   |
| IS             | Safety input, output, or supply current | $\theta_{JA} = 263^{\circ}C/W, V_I = 3.6 V, T_J = 170^{\circ}C, T_A = 25^{\circ}C$ |     | 153 | ША   |
| Τ <sub>S</sub> | Maximum case temperature                |                                                                                    |     | 150 | °C   |

The safety-limiting constraint is the absolute maximum junction temperature specified in the absolute maximum ratings table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The junction-to-air thermal resistance in the Thermal Characteristics table is that of a device installed in the JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages and is conservative. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

# Table 2. THERMAL CHARACTERISTICS (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                            | TEST CONDITIONS                                                                                                                                         | MIN | TYP | MAX | UNIT  |
|----------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| 0                    | Junction-to-air thermal resistance   | Low-K <sup>(1)</sup>                                                                                                                                    |     | 263 |     | °C/W  |
| $\theta_{JA}$        |                                      | High-K <sup>(1)</sup>                                                                                                                                   |     | 125 |     | °C/vv |
| $\theta_{JB}$        | Junction-to-board thermal resistance |                                                                                                                                                         |     | 44  |     | °C/W  |
| $\theta_{\text{JC}}$ | Junction-to-case thermal resistance  |                                                                                                                                                         |     | 75  |     | °C/W  |
| P <sub>D</sub>       | Device power dissipation             | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, \text{ T}_{J} = 150^{\circ}\text{C}, \text{ C}_{L} = 15 \text{ pF},$<br>Input a 100-Mbps 50% duty cycle square wave |     |     | 159 | mW    |

(1) Tested in accordance with the low-K or high-K thermal metric definition of EIA/JESD51-3 for leaded surface-mount packages.



Figure 8. θ<sub>JC</sub> Thermal Derating Curve Per IEC 60747-5-2

| V <sub>CC1</sub> | V <sub>CC2</sub> | INPUT<br>(IN) | OUTPUT<br>(OUT) |
|------------------|------------------|---------------|-----------------|
|                  |                  | Н             | Н               |
| PU               | PU               | L             | L               |
|                  |                  | Open          | Н               |
| PD               | PU               | Х             | Н               |

## Table 3. FUNCTION TABLE<sup>(1)</sup>

(1) PU = powered up (V<sub>CC</sub>  $\ge$  3 V), PD = powered down (V<sub>CC</sub>  $\le$  2.5 V), X = irrelevant, H = high level, L = low level



Texas

INSTRUMENTS

**TYPICAL CHARACTERISTICS** 









#### www.ti.com

### **APPLICATION INFORMATION**

### MANUFACTURER CROSS-REFERENCE DATA

The ISO72x-Q1 isolator has the same functional pinout as most other vendors, and it is often a pin-for-pin dropin replacement. The notable differences in the product are propagation delay, signaling rate, power consumption, and transient protection rating. Use<sup>(1)</sup> as a guide for replacing other isolators with the ISO72x-Q1 single-channel isolators.





| ISOLATOR                    | PIN 1            | PIN 2 | PIN 3                        | PIN 4 | PIN 5 | PIN 6 | Р                 | PIN 8  |                  |  |
|-----------------------------|------------------|-------|------------------------------|-------|-------|-------|-------------------|--------|------------------|--|
| ISOLATOR                    | PIN 1            | PIN 2 | PIN 3                        | PIN 4 | PIN 3 | PINO  | ISO721            | IS0722 | FINO             |  |
| ISO721 <sup>(1)</sup> (2)   | V <sub>CC1</sub> | IN    | V <sub>CC1</sub>             | GND1  | GND2  | OUT   | GND2              | EN     | V <sub>CC2</sub> |  |
| ADuM1100 <sup>(1) (2)</sup> | V <sub>DD1</sub> | VI    | V <sub>DD1</sub>             | GND1  | GND2  | Vo    | GND2              |        | V <sub>DD2</sub> |  |
| HCPL-xxxx                   | V <sub>DD1</sub> | VI    | Leave<br>open <sup>(3)</sup> | GND1  | GND2  | Vo    | NC <sup>(4)</sup> |        | V <sub>DD2</sub> |  |
| IL710                       | V <sub>DD1</sub> | VI    | NC <sup>(5)</sup>            | GND1  | GND2  | Vo    | V OE              |        | V <sub>DD2</sub> |  |

### Table 4. Competitive Cross-Reference

(1) An HCPL device pin 7 must be floating (open) or grounded to use an ISO722 device as a drop-in replacement. Placing pin 7 of the ISO722 device in a high logic state disables the output of the device.

(1) The ISO721 pin 1 and pin 3 connect together internally. One may use either or both as V<sub>CC1</sub>.

(2) The ISO721 pin 5 and pin 7 connect together internally. One may use either or both as GND2.

(3) Pin 3 of the HCPL devices must be open. This is not a problem when substituting an ISO721, because the extra V<sub>CC1</sub> on pin 3 may be open-circuit as well.

(4) An HCPL device pin 7 must be floating (open) or grounded to use an ISO722 device as a drop-in replacement. Placing pin 7 of the ISO722 device in a high logic state disables the output of the device.

(5) Pin 3 of the IL710 must not tie to ground on the circuit board, because this shorts the ISO721  $V_{CC1}$  to ground. The IL710 pin 3 may only tie to  $V_{CC}$  or be open to drop in an ISO721.



Figure 18. Basic Application Circuit

# ISO721-Q1, ISO722-Q1



www.ti.com

#### SLLS918C -JULY 2008-REVISED JUNE 2013

### **ISOLATION GLOSSARY**

**Creepage Distance**—The shortest path between two conductive input to output leads measured along the surface of the insulation. The shortest-distance path is around the end of the package body.



**Clearance**—The shortest distance between two conductive input to output leads measured through air (line of sight)



**Input-to-Output Barrier Capacitance**—The total capacitance between all input terminals connected together, and all output terminals connected together

**Input-to-Output Barrier Resistance**—The total resistance between all input terminals connected together, and all output terminals connected together

**Primary Circuit**—An internal circuit directly connected to an external supply main or other equivalent source which supplies the primary-circuit electric power

**Secondary Circuit**—A circuit with no direct connection to primary power, and deriving its power from a separate isolated source

**Comparative Tracking Index (CTI)**—CTI is an index used for electrical insulating materials and defined as the numerical value of the voltage that causes failure by tracking during standard testing. Tracking is the process that produces a partially conducting path of localized deterioration on or through the surface of an insulating material as a result of the action of electric discharges on or close to an insulation surface -- the higher CTI value of the insulating material, the smaller the minimum creepage distance.

Generally, insulation breakdown occurs either through the material, over its surface, or both. Surface failure may arise from flashover or from the progressive degradation of the insulation surface by small localized sparks. Such sparks are the result of the breaking of a surface film of conducting contaminant on the insulation. The resulting break in the leakage current produces an overvoltage at the site of the discontinuity, generating an electric spark. These sparks often cause carbonization on insulation material and lead to a carbon track between points of different potential. The name of this process is *tracking*.

Copyright © 2008–2013, Texas Instruments Incorporated



#### www.ti.com

### Insulation

*Operational insulation*—Insulation needed for the correct operation of the equipment

*Basic insulation*—Insulation to provide basic protection against electric shock

Supplementary insulation--Independent insulation applied in addition to basic insulation in order to ensure protection against electric shock in the event of a failure of the basic insulation

*Double insulation*—Insulation comprising both basic and supplementary insulation

*Reinforced insulation*—A single insulation system that provides a degree of protection against electric shock equivalent to double insulation

#### **Pollution Degree**

*Pollution Degree 1*—No pollution, or only dry, nonconductive pollution occurs. The pollution has no influence.

*Pollution Degree* 2—Normally, only nonconductive pollution occurs. However, a temporary conductivity caused by condensation must be expected.

*Pollution Degree* 3—Conductive pollution occurs or dry nonconductive pollution occurs that becomes conductive due to condensation, which is to be expected.

Pollution Degree 4-Continuous conductivity occurs due to conductive dust, rain, or other wet conditions.

#### Installation Category

*Overvoltage Category*—This section addresses insulation coordination by identifying the transient overvoltages that may occur and by assigning four different levels as indicated in IEC 60664.

I: Signal Level---Special equipment or parts of equipment

- II: Local Level—Portable equipment, etc.
- III: Distribution Level-—Fixed installation
- IV: Primary Supply Level---Overhead lines, cable systems

Each successive category should be subject to smaller transients than any higher-numbered category following it.

# **REVISION HISTORY**

| Changes from Revision B (June 2013) to Revision C          | Page |
|------------------------------------------------------------|------|
| Changed temperature grade from 3 to 1                      | 1    |
| Changes from Revision A (September 2011) to Revision B     | Page |
| Added AEC-Q100 qualifications                              | 1    |
| Changed signaling-rate limit to 100 Mbps                   | 1    |
| Deleted Ordering Information table                         | 3    |
| Changed last sentence in the Installation Category section | 19   |

20



www.ti.com



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| ISO721QDRQ1      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | IS721Q                  | Samples |
| ISO722QDRQ1      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | IS722Q                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF ISO721-Q1, ISO722-Q1 :

• Catalog: ISO721, ISO722

Military: ISO721M

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ISO721QDRQ1                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO722QDRQ1                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Dec-2023



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO721QDRQ1 | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| ISO722QDRQ1 | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated