

Sample &

Buy





LM833

SLOS481B-JULY 2010-REVISED OCTOBER 2014

## LM833 Dual High-Speed Audio Operational Amplifier

Technical

Documents

### 1 Features

- Dual-Supply Operation: ±5 V to ±18 V
- Low Noise Voltage: 4.5 nV/√Hz
- Low Input Offset Voltage: 0.15 mV
- Low Total Harmonic Distortion: 0.002%
- High Slew Rate: 7 V/µs
- High-Gain Bandwidth Product: 16 MHz
- High Open-Loop AC Gain: 800 at 20 kHz
- Large Output-Voltage Swing: –14.6 V to 14.1 V
- Excellent Gain and Phase Margins
- Available in 8-Terminal MSOP Package (3.0 mm x 4.9 mm x 0.65 mm)

## 2 Applications

- HiFi Audio System Equipment
- Preamplification and Filtering
- Set-Top Box
- Microphone Preamplifier Circuit
- General-Purpose Amplifier Applications

## 4 Typical Design Example Audio Pre-Amplifier

## 3 Description

Tools &

Software

The LM833 device is a dual operational amplifier with high-performance specifications for use in quality audio and data-signal applications. Dual amplifiers are utilized widely in audio circuits optimized for all preamp and high level stages in PCM and HiFi systems. The LM833 device is pin-for-pin compatible with industry-standard dual operation amplifiers. With addition of a preamplifier, the gain of the power stage can be greatly reduced to improve performance.

Support &

Community

**.**...

#### **Device Information**

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
|             | SOIC (8)  | 4.90 mm × 3.91 mm |  |  |
| LM833       | VSSOP (8) | 3.00 mm × 3.00 mm |  |  |
|             | PDIP (8)  | 9.81 mm × 6.35 mm |  |  |



## **Table of Contents**

8.4

9.3

9

11

13

| 1 | Feat | tures 1                                   |
|---|------|-------------------------------------------|
| 2 | Арр  | lications 1                               |
| 3 | Des  | cription 1                                |
| 4 | Тур  | ical Design Example Audio Pre-Amplifier 1 |
| 5 | Rev  | ision History 2                           |
| 6 | Pin  | Configuration and Functions 3             |
| 7 | Spe  | cifications 4                             |
|   | 7.1  | Absolute Maximum Ratings 4                |
|   | 7.2  | Handling Ratings 4                        |
|   | 7.3  | Recommended Operating Conditions 4        |
|   | 7.4  | Thermal Information 4                     |
|   | 7.5  | Electrical Characteristics 5              |
|   | 7.6  | Operating Characteristics 5               |
|   | 7.7  | Typical Characteristics 6                 |
| 8 | Deta | ailed Description 13                      |
|   | 8.1  | Overview 13                               |
|   | 8.2  | Functional Block Diagram 13               |
|   |      |                                           |

## 5 Revision History

| Ch | nanges from Revision A (August 2010) to Revision B                                                                                          | Page |
|----|---------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Updated document to new TI data sheet format                                                                                                | 1    |
| •  | Deleted Ordering Information table.                                                                                                         | 1    |
| •  | Added Device Information table.                                                                                                             | 1    |
| •  | Added Pin Functions table.                                                                                                                  | 3    |
| •  | Added Handling Ratings table.                                                                                                               | 4    |
| •  | Added Thermal Information table.                                                                                                            | 4    |
| •  | Added Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections | 20   |

| Changes from Original (July 2010) to Revision A |                                                                   |   |  |
|-------------------------------------------------|-------------------------------------------------------------------|---|--|
| •                                               | Changed data sheet status from Product Preview to Production Data | 1 |  |



8.3 Feature Description...... 14 Device Functional Modes..... 14

Application and Implementation ...... 15

9.1 Application Information..... 15 9.2 Typical Application ...... 15 Typical Application — Reducing Oscillation from

11.1 Layout Guidelines ...... 20 11.2 Layout Example ..... 20 12 Device and Documentation Support ...... 22 12.1 Trademarks ...... 22 12.2 Electrostatic Discharge Caution ...... 22 12.3 Glossary...... 22

10 Power Supply Recommendations ...... 20 

Mechanical, Packaging, and Orderable

High-Capacitive Loads...... 18

#### Page

#### www.ti.com



## 6 Pin Configuration and Functions





#### **Pin Functions**

| PIN<br>NAME NO.   |       | ТҮРЕ   | DESCRIPTION        |  |  |
|-------------------|-------|--------|--------------------|--|--|
|                   |       | ITPE   |                    |  |  |
| IN1+              | 3     | Input  | Noninverting input |  |  |
| IN1–              | 2     | Input  | Inverting Input    |  |  |
| IN2+              | N2+ 5 |        | Noninverting input |  |  |
| IN2-              | 6     | Input  | Inverting Input    |  |  |
| OUT1              | 1     | Output | Output 1           |  |  |
| OUT2              | 7     | Output | Output 2           |  |  |
| V <sub>CC+</sub>  | 8     | —      | Positive Supply    |  |  |
| V <sub>CC</sub> - | 4     | _      | Negative Supply    |  |  |

## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     |                                                 | MIN               | MAX       | UNIT |
|---------------------|-------------------------------------------------|-------------------|-----------|------|
| V <sub>CC+</sub>    | Supply voltage <sup>(2)</sup>                   |                   | 18        | V    |
| V <sub>CC</sub> -   | Supply voltage <sup>(2)</sup>                   |                   | -18       | V    |
| $V_{CC+} - V_{CC-}$ | Supply voltage                                  |                   | 36        | V    |
|                     | Input voltage, either input <sup>(2)(3)</sup>   | V <sub>CC</sub> - | $V_{CC+}$ | V    |
|                     | Input current <sup>(4)</sup>                    |                   | ±10       | mA   |
|                     | Duration of output short circuit <sup>(5)</sup> | Unlimited         |           |      |
| TJ                  | Operating virtual junction temperature          |                   | 150       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values, except differential voltages, are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>.

(3) The magnitude of the input voltage must never exceed the magnitude of the supply voltage.

(4) Excessive input current will flow if a differential input voltage in excess of approximately 0.6 V is applied between the inputs, unless some limiting resistance is used.

#### 7.2 Handling Ratings

| PARAMETER          | DEFINITION                                | MIN | MAX | UNIT |
|--------------------|-------------------------------------------|-----|-----|------|
| T <sub>stg</sub>   | Storage temperature range                 | -65 | 150 | °C   |
|                    | Human-Body Model (HBM) <sup>(1)</sup>     | 0   | 2.5 |      |
| V <sub>(ESD)</sub> | Charged-Device Model (CDM) <sup>(2)</sup> | 0   | 1.5 | kV   |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

|                   |                                      | MIN | MAX | UNIT |
|-------------------|--------------------------------------|-----|-----|------|
| V <sub>CC</sub> - | Supply voltage                       | -5  | -18 | V    |
| V <sub>CC+</sub>  | - Supply voltage                     | 5   | 18  | v    |
| T <sub>A</sub>    | Operating free-air temperature range | -40 | 85  | °C   |

#### 7.4 Thermal Information

|                  |                                                          |    | LM833 |    |      |  |
|------------------|----------------------------------------------------------|----|-------|----|------|--|
|                  | THERMAL METRIC <sup>(1)</sup>                            | D  | DGK   | Р  | UNIT |  |
|                  |                                                          |    |       |    |      |  |
| Rθ <sub>JA</sub> | Junction-to-ambient thermal resistance <sup>(2)(3)</sup> | 97 | 172   | 85 | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report (SPRA953).

(2) Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is P<sub>D</sub> = (T<sub>J</sub>(max) - T<sub>A</sub>) / θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can affect reliability.
 (2) The package thermal impedance is equivalent to account of the absolute maximum T<sub>J</sub> of 150°C can affect reliability.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

<sup>(5)</sup> The output may be shorted to ground or either power supply. Temperature and/or supply voltages must be limited to ensure the maximum dissipation rating is not exceeded.

### 7.5 Electrical Characteristics

|                                 | PARAMETER                                       |                                | TEST CONDI                              | TIONS                                        | MIN   | TYP   | MAX  | UNIT       |  |
|---------------------------------|-------------------------------------------------|--------------------------------|-----------------------------------------|----------------------------------------------|-------|-------|------|------------|--|
| V                               | Input offset voltage                            | V - 0 P -                      | = 10 Ω, V <sub>CM</sub> = 0             | T <sub>A</sub> = 25°C                        |       | 0.15  | 2    | 2<br>3 mV  |  |
| V <sub>IO</sub>                 | input onset voltage                             | $v_0 = 0, R_S =$               | $= 10.22, v_{CM} = 0$                   | $T_A = -40^{\circ}C$ to $85^{\circ}C$        |       |       | 3    |            |  |
| αV <sub>IO</sub>                | Input offset voltage<br>temperature coefficient | $V_{O} = 0, R_{S} =$           | = 10 $\Omega$ , V <sub>CM</sub> = 0     | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ |       | 2     |      | µV/°C      |  |
|                                 | Input biog ourropt                              | $V_{0} = 0, V_{CM}$            | - 0                                     | $T_A = 25^{\circ}C$                          |       | 300   | 750  | <b>~</b> ^ |  |
| I <sub>IB</sub>                 | Input bias current                              | $v_0 = 0, v_{CM}$              | = 0                                     | $T_A = -40^{\circ}C$ to $85^{\circ}C$        |       |       | 800  | nA         |  |
|                                 | Input offect ourrent                            | V 0.V                          | 0                                       | $T_A = 25^{\circ}C$                          |       | 25    | 150  | -          |  |
| I <sub>IO</sub>                 | Input offset current                            | $V_{O} = 0, V_{CM}$            | = 0                                     | $T_A = -40^{\circ}C$ to $85^{\circ}C$        |       |       | 175  | nA         |  |
| V <sub>ICR</sub>                | Common-mode input voltage range                 | $\Delta V_{IO} = 5 \text{ mV}$ | $\Delta V_{IO} = 5 \text{ mV}, V_O = 0$ |                                              | ±13   | ±14   |      | V          |  |
| ٨                               | Large-signal differential                       |                                | . 40. \/                                | $T_A = 25^{\circ}C$                          | 90    | 110   |      |            |  |
| A <sub>VD</sub>                 | voltage amplification                           | $R_L \ge 2 k\Omega, V_0$       | $O = \pm 10$ V                          | $T_A = -40^{\circ}C$ to $85^{\circ}C$        | 85    |       |      | dB         |  |
|                                 |                                                 |                                | D 000 0                                 | V <sub>OM+</sub>                             |       | 10.7  |      | -          |  |
|                                 |                                                 |                                | $R_L = 600 \ \Omega$                    | V <sub>OM</sub> -                            |       | -11.9 |      |            |  |
| N/                              | Maximum output voltage                          |                                | D 0000 0                                | V <sub>OM+</sub>                             | 13.2  | 13.8  |      |            |  |
| V <sub>OM</sub>                 | swing                                           | $V_{ID} = \pm 1 V$             | R <sub>L</sub> = 2000 Ω                 | V <sub>OM</sub> -                            | -13.2 | -13.7 |      | V          |  |
|                                 |                                                 |                                | D 40.000 0                              | V <sub>OM+</sub>                             | 13.5  | 14.1  |      |            |  |
|                                 |                                                 |                                | R <sub>L</sub> = 10,000 Ω               | V <sub>OM</sub> -                            | -14   | -14.6 |      |            |  |
| CMMR                            | Common-mode rejection ratio                     | $V_{IN} = \pm 13 V$            | •                                       |                                              | 80    | 100   |      | dB         |  |
| k <sub>SVR</sub> <sup>(1)</sup> | Supply-voltage rejection ratio                  | $V_{CC+} = 5 V to$             | 15 V, $V_{CC-} = -5 V$                  | to –15 V                                     | 80    | 105   |      | dB         |  |
|                                 | Output all all all and the second               |                                |                                         | Source current                               | 15    | 29    |      | mA         |  |
| l <sub>os</sub>                 | Output short-circuit current                    | V <sub>ID</sub>   = 1 V, O     | utput to GND                            | Sink current                                 | -20   | -37   |      |            |  |
| 1                               | Cupply ourrent (per charge)                     | V 0                            |                                         | T <sub>A</sub> = 25°C                        |       | 2.05  | 2.5  | mA         |  |
| I <sub>CC</sub>                 | Supply current (per channel)                    | $V_0 = 0$                      |                                         | $T_A = -40^{\circ}C$ to $85^{\circ}C$        |       |       | 2.75 |            |  |

(1) Measured with  $V_{CC\pm}$  differentially varied at the same time

## 7.6 Operating Characteristics

 $V_{CC-}$  = –15 V,  $V_{CC+}$  = 15 V,  $T_A$  = 25°C (unless otherwise noted)

|                 | PARAMETER                      | TEST C                                   | ONDITIONS                                           | MIN | TYP    | MAX | UNIT    |
|-----------------|--------------------------------|------------------------------------------|-----------------------------------------------------|-----|--------|-----|---------|
| SR              | Slew rate at unity gain        | $A_{VD} = 1$ , $V_{IN} = -10$ V to 10    | 0 V, R <sub>L</sub> = 2 kΩ, C <sub>L</sub> = 100 pF | 5   | 7      |     | V/µs    |
| GBW             | Gain bandwidth product         | f = 100 kHz                              |                                                     | 10  | 16     |     | MHz     |
| B <sub>1</sub>  | Unity gain frequency           | Open loop                                |                                                     |     | 9      |     | MHz     |
| ~               |                                |                                          | $C_L = 0 pF$                                        |     | -11    |     | ٦L      |
| G <sub>m</sub>  | Gain margin                    | $R_L = 2 k\Omega$                        | C <sub>L</sub> = 100 pF                             |     | -6     |     | dB      |
| <b>.</b>        |                                |                                          | $C_L = 0 pF$                                        |     | 55     |     | degrees |
| Φ <sub>m</sub>  | Phase margin                   | $R_L = 2 k\Omega$                        | C <sub>L</sub> = 100 pF                             |     | 40     |     |         |
|                 | Amp-to-amp isolation           | f = 20 Hz to 20 kHz                      |                                                     |     | -120   |     | dB      |
|                 | Power bandwidth                | $V_0 = 27 V_{(PP)}, R_L = 2 k\Omega,$    | THD ≤ 1%                                            |     | 120    |     | kHz     |
| THD             | Total harmonic distortion      | $V_{O} = 3 V_{rms}, A_{VD} = 1, R_{L} =$ | = 2 kΩ, f = 20 Hz to 20 kHz                         |     | 0.002% |     |         |
| Z <sub>0</sub>  | Open-loop output impedance     | V <sub>O</sub> = 0, f = 9 MHz            |                                                     |     | 37     |     | Ω       |
| r <sub>id</sub> | Differential input resistance  | V <sub>CM</sub> = 0                      | V <sub>CM</sub> = 0                                 |     | 175    |     | kΩ      |
| C <sub>id</sub> | Differential input capacitance | V <sub>CM</sub> = 0                      |                                                     | 12  |        |     | pF      |
| Vn              | Equivalent input noise voltage | f = 1 kHz, R <sub>S</sub> = 100 Ω        | f = 1 kHz, R <sub>S</sub> = 100 Ω                   |     | 4.5    |     | nV/√Hz  |
| l <sub>n</sub>  | Equivalent input noise current | f = 1 kHz                                | f = 1 kHz                                           |     | 0.5    |     | pA/√Hz  |

### 7.7 Typical Characteristics



NOTE: All capacitors are non-polarized.

















Texas Instruments

www.ti.com













## 8 Detailed Description

#### 8.1 Overview

The LM833 device is a dual operational amplifier with high-performance specifications for use in quality audio and data-signal applications. This device operates over a wide range of single- and dual-supply voltage with low noise, high-gain bandwidth, and high slew rate. Additional features include low total harmonic distortion, excellent phase and gain margins, large output voltage swing with no deadband crossover distortions, and symmetrical sink/source performance. The dual amplifiers are utilized widely in circuit of audio optimized for all preamp and high-level stages in PCM and HiFi systems. The LM833 device is pin-for-pin compatible with industry-standard dual operation amplifiers' pin assignments. With addition of a preamplifier, the gain of the power stage can be greatly reduced to improve performance.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Operating Voltage

The LM833 operational amplifier is fully specified and ensured for operation from  $\pm 5$  V to  $\pm 18$  V. In addition, many specifications apply from  $-40^{\circ}$ C to  $85^{\circ}$ C. Parameters that vary significantly with operating voltages or temperature are shown in *Absolute Maximum Ratings*.

#### 8.3.2 High Gain Bandwidth Product

Gain bandwidth product is found by multiplying the measured bandwidth of an amplifier by the gain at which that bandwidth was measured. The LM833 has a high gain bandwidth of 16 MHz which stays relatively stable over a wide range of supply voltages. Parameters that vary significantly with temperature are shown in Figure 14.

#### 8.3.3 Low Total Harmonic Distortion

Harmonic distortions to an audio signal are created by electronic components in a circuit. Total harmonic distortion (THD) is a measure of harmonic distortions accumulated by a signal in an audio system. The LM833 has a very low THD of 0.002% meaning that the LM833 will add little harmonic distortion when used in audio signal applications. More specific characteristics are shown in Figure 22.

#### 8.4 Device Functional Modes

The LM833 is powered on when the supply is connected. It can be operated as a single supply operational amplifier or dual supply amplifier depending on the application.



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

An application of the LM833 is the two stage RIAA Phono Preamplifier. A primary task of the phono preamplifier is to provide gain (usually 30 to 40 dB at 1 kHz) and accurate amplitude and phase equalization to the signal from a moving magnet or a moving coil cartridge. In addition to the amplification and equalization functions, the phono preamp must not add significant noise or distortion to the signal from the cartridge. The circuit shown in Figure 36 uses two amplifiers, fulfills these qualifications, and has greatly improved performance over a single-amplifier design.

#### 9.2 Typical Application



Figure 36. RIAA Phono Preamplifier

#### 9.2.1 Design Requirements

- Supply Voltage = ±15 V
- Low-Frequency -3 dB corner of the first amplifier ( $f_0$ ) > 20 Hz (below audible range)
- Low-Frequency -3 dB corner of the second stage (f<sub>L</sub>) = 20.2 Hz

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Introduction to Design Method

Equation 1 through Equation 5 show the design equations for the preamplifier.

 $R_1 = 8.058 R_0 A_1$ 

where

• A<sub>1</sub> is the 1 kHz voltage gain of the first amplifier

(6)

**ISTRUMENTS** 

#### **Typical Application (continued)**

$$C_{1} = \frac{3.18 \times 10^{-3}}{R_{1}}$$

$$R_{2} = \frac{R_{1}}{9} - R_{0}$$
(2)
(3)

$$C_{3} = 7.5 \times 10^{-5} \ \frac{(R_{3} + R_{6})}{R_{3}R_{6}} = \frac{7.5 \times 10^{-5}}{R_{P}}$$
(3)  
(3)

$$C_4 = \frac{1}{2\pi f_1 (R3 + R6)}$$

where

 $f_{L}$  is the low-frequency –3 dB corner of the second stage (5)

For standard RIAA preamplifiers,  $f_L$  should be kept well below the audible frequency range. If the preamplifier is to follow the IEC recommendation (IEC Publication 98, Amendment #4),  $f_L$  should equal 20.2 Hz.

$$A_{V2} = 1 + \frac{R_5}{R_4}$$

where

A<sub>V2</sub> is the voltage gain of the second amplifier

$$C_0 \approx \frac{1}{2\pi f_0 R_0}$$

where

 $f_0$  is the low-frequency –3 dB corner of the first amplifier (7)

This should be kept well below the audible frequency range.

A design procedure is shown below with an illustrative example using 1% tolerance E96 components for close conformance to the ideal RIAA curve. Because 1% tolerance capacitors are often difficult to find except in 5% or 10% standard values, the design procedure calls for re-calculation of a few component values so that standard capacitor values can be used.

#### 9.2.2.2 RIAA Phono Preamplifier Design Procedure

A design procedure is shown below with an illustrative example using 1% tolerance E96 components for close conformance to the ideal RIAA curve. Since 1% tolerance capacitors are often difficult to find except in 5% or 10% standard values, the design procedure calls for re-calculation of a few component values so that standard capacitor values can be used.

Choose  $R_0$ .  $R_0$  should be small for minimum noise contribution, but not so small that the feedback network excessively loads the amplifier.

Example: Choose  $R_0 = 500$ 

Choose 1 kHz gain, A<sub>V1</sub> of first amplifier. This will typically be around 20 dB to 30 dB.

Example: Choose  $A_{V1} = 26 \text{ dB} = 20$ 

Calculate  $R_1 = 8.058 R_0 A_{V1}$ 

Example:  $R_1 = 8.058 \times 500 \times 20 = 80.58 \text{ k}$ 

Calculate 
$$C_1 = \frac{3.18 \times 10^{-3}}{R_1}$$

Example : 
$$C_1 = \frac{3.18 \times 10^{-3}}{8.058 \times 10^4} = 0.03946 \,\mu\text{F}$$

If  $C_1$  is not a convenient value, choose the nearest convenient value and calculate a new  $R_1$  from Equation 10.

(9)



(11)

#### **Typical Application (continued)**

$$R_{1} = \frac{3.18 \times 10^{-3}}{C_{1}}$$
(10)  
Example: New C<sub>1</sub> = 0.039 µF.  
New R<sub>1</sub> =  $\frac{3.18 \times 10^{-3}}{3.9 \times 10^{-8}} = 81.54$  k

Use R<sub>1</sub> = 80.6k

Calculate a new value for  $R_0$  from Equation 12.

$$R_0 = \frac{R_1}{8.058 \,A_{\rm V1}} \tag{12}$$

Example: New 
$$R_0 = \frac{8.06 \times 10^4}{8.058 \times 20} = 498.8$$
 (13)

Use  $R_0 = 499$ .

Calculate 
$$R_2 = \frac{R_1}{9} - R_0$$

Example : 
$$R_2 = \frac{8.06 \times 10^4}{9} - 499 = 8456.56$$
 (14)

Use R<sub>2</sub> = 8.45 K.

Choose a convenient value for  $C_3$  in the range from 0.01  $\mu F$  to 0.05  $\mu F.$ 

Example: 
$$C_3 = 0.033 \ \mu F$$
  
Calculate  $R_P = \frac{7.5 \times 10^{-5}}{C_3}$ 

Example: 
$$R_{P} = \frac{7.5 \times 10^{-5}}{3.3 \times 10^{-8}} = 2.273 k$$
 (15)

Choose a standard value for  $R_3$  that is slightly larger than  $R_P$ .

Example:  $R_3 = 2.37 \text{ k}$ 

Calculate  $R_6$  from 1 /  $R_6 = 1$  /  $R_P - 1$  /  $R_3$ 

Example:  $R_6 = 55.36 \text{ k}$ 

Use 54.9 k

Calculate  $C_4$  for low-frequency rolloff below 1 Hz from design Equation 5.

Example:  $C_4 = 2 \mu F$ . Use a good quality mylar, polystyrene, or polypropylene.

Choose gain of second amplifier.

Example: The 1 kHz gain up to the input of the second amplifier is about 26 dB for this example. For an overall 1 kHz gain equal to about 36 dB we choose:

 $A_{V2} = 10 \text{ dB} = 3.16$ 

Choose value for R4.

Example:  $R_4 = 2 k$ 

Calculate 
$$R_5 = (A_{V2} - 1) R_4$$



### **Typical Application (continued)**

Example:  $R_5 = 4.32 \text{ k}$ 

Use R<sub>5</sub> = 4.3 k

Calculate  $C_0$  for low-frequency rolloff below 1 Hz from design Equation 7.

Example:  $C_0 = 200 \ \mu F$ 

#### 9.2.3 Application Curves for Output Characteristics



The maximum observed error for the prototype was 0.1 dB.





The lower curve is for an output level of 300 mV<sub>rms</sub> and the upper curve is for an output level of 1 V<sub>rms</sub>.

#### Figure 38. THD of Circuit in Figure 36 as a Function of Frequency

#### 9.3 Typical Application — Reducing Oscillation from High-Capacitive Loads

While all the previously stated operating characteristics are specified with 100-pF load capacitance, the LM833 device can drive higher-capacitance loads. However, as the load capacitance increases, the resulting response pole occurs at lower frequencies, causing ringing, peaking, or oscillation. The value of the load capacitance at which oscillation occurs varies from lot-to-lot. If an application appears to be sensitive to oscillation due to load capacitance, adding a small resistance in series with the load should alleviate the problem (see Figure 39).

#### 9.3.1 Test Schematic







## Typical Application — Reducing Oscillation from High-Capacitive Loads (continued)

#### 9.3.2 Output Characteristics

Figure 40 through Figure 45 demonstrate the effect adding this small resistance has on the ringing in the output signal.





### **10** Power Supply Recommendations

The LM833 is specified for operation from 10 to 36 V ( $\pm$ 5 to  $\pm$ 18 V); many specifications apply from –40°C to 85°C. The *Typical Characteristics* section presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### CAUTION

Supply voltages larger than 36 V can permanently damage the device (see *Absolute Maximum Ratings*).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout* section.

#### 11 Layout

#### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, refer to *Circuit Board Layout Techniques*, (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in *Layout Example*.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

#### 11.2 Layout Example



Figure 46. Operational Amplifier Schematic for Noninverting Configuration



## Layout Example (continued)



Figure 47. Operational Amplifier Board Layout for Noninverting Configuration



## **12 Device and Documentation Support**

### 12.1 Trademarks

All trademarks are the property of their respective owners.

### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |         |              |         |      |         |              | (6)           |                    |              |                |         |
| LM833D           | LIFEBUY | SOIC         | D       | 8    | 75      | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LM833          |         |
| LM833DGKR        | ACTIVE  | VSSOP        | DGK     | 8    | 2500    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | RSU            | Samples |
| LM833DGKT        | LIFEBUY | VSSOP        | DGK     | 8    | 250     | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | RSU            |         |
| LM833DR          | ACTIVE  | SOIC         | D       | 8    | 2500    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LM833          | Samples |
| LM833P           | ACTIVE  | PDIP         | Р       | 8    | 50      | RoHS & Green | NIPDAU        | N / A for Pkg Type | -40 to 85    | LM833P         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | •     | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM833DGKR                   | VSSOP | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM833DGKT                   | VSSOP | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM833DR                     | SOIC  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

10-Nov-2023



\*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM833DGKR | VSSOP        | DGK             | 8    | 2500 | 346.0       | 346.0      | 35.0        |
| LM833DGKT | VSSOP        | DGK             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| LM833DR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

## TEXAS INSTRUMENTS

www.ti.com

10-Nov-2023

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM833D | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| LM833D | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| LM833P | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |

## D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **DGK0008A**



## **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

## **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated