



# **PCM1744**

For most current data sheet and other product information, visit www.burr-brown.com

# Sound 24 Bits, 96kHz, Sampling Stereo Audio DIGITAL-TO-ANALOG CONVERTER

## **FEATURES**

- COMPLETE STEREO DAC: Includes Digital Filter and Output Amp
- DYNAMIC RANGE: 95dB
- MULTIPLE SAMPLING FREQUENCIES: Up to 96kHz
- 8x OVERSAMPLING DIGITAL FILTER
- SYSTEM CLOCK: 256f<sub>S</sub>/384f<sub>S</sub>
- 24-BIT I<sup>2</sup>S DATA INPUT FORMAT
- SMALL 14-PIN SOIC PACKAGE

## DESCRIPTION

The PCM1744 is a complete low cost stereo audio digital-to-analog converter (DAC), operating off of a  $256f_S$  or  $384f_S$  system clock. The DAC contains a 3rd-order  $\Delta\Sigma$  modulator, a digital interpolation filter, and an analog output amplifier. The PCM1744 accepts 24-bit input data in a  $I^2S$  format.

The digital filter performs an 8x interpolation function and includes de-emphasis at 44.1kHz. The PCM1744 can accept digital audio sampling frequencies from 16kHz to 96kHz, always at 8X oversampling.

The PCM1744 is ideal for low-cost, CD-quality consumer audio applications.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85766 • Tel: (520) 746-1111 • Twx: 910-952-1111

Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

# **SPECIFICATIONS**

All specifications at +25°C, +V<sub>CC</sub> = +5V, f<sub>S</sub> = 44.1kHz, and 18-bit input data, SYSCLK = 384f<sub>S</sub>, unless otherwise noted.

|                                                                                                                                          |                                                    |                | PCM1744                                                                     |                      |                                                     |
|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------|-----------------------------------------------------------------------------|----------------------|-----------------------------------------------------|
| PARAMETER                                                                                                                                | CONDITIONS                                         | MIN            | TYP                                                                         | MAX                  | UNITS                                               |
| RESOLUTION                                                                                                                               |                                                    |                | 24                                                                          | •                    | Bits                                                |
| DATA FORMAT  Audio Data Interface Format  Audio Data Format  Sampling Frequency (f <sub>S</sub> )  Internal System Clock Frequency       |                                                    | Two':          | I <sup>2</sup> S<br>s Binary Comple<br>256f <sub>S</sub> /384f <sub>S</sub> | ement<br>96          | kHz                                                 |
| DIGITAL INPUT/OUTPUT  Logic Level  Input Logic Level  V <sub>IH</sub> (1)  V <sub>IL</sub> (1)  Input Logic Current: I <sub>IN</sub> (1) |                                                    | 2.0            | TTL                                                                         | 0.8<br>±0.8          | VDC<br>VDC<br>μA                                    |
| DYNAMIC PERFORMANCE <sup>(2)</sup> THD+N at FS (0dB) THD+N at -60dB Dynamic Range Signal-to-Noise Ratio Channel Separation               | f = 991kHz<br>EIAJ, A-weighted<br>EIAJ, A-weighted | 90<br>90<br>88 | -83<br>-32<br>95<br>97<br>95                                                | <b>-7</b> 9          | dB<br>dB<br>dB<br>dB                                |
| DC ACCURACY Gain Error Gain Mismatch, Channel-to-Channel Bipolar Zero Error                                                              | V <sub>OUT</sub> = V <sub>CC</sub> /2 at BPZ       |                | ±1.0<br>±1.0<br>±20                                                         | ±10.0<br>±5.0<br>±50 | % of FSR<br>% of FSR<br>mV                          |
| ANALOG OUTPUT Output Voltage Center Voltage Load Impedance                                                                               | Full Scale (0dB)  AC Load                          | 10             | 0.62 x V <sub>CC</sub><br>V <sub>CC</sub> /2                                |                      | Vp-p<br>VDC<br>kΩ                                   |
| DIGITAL FILTER PERFORMANCE Passband Stopband Passband Ripple Stopband Attenuation Delay Time                                             |                                                    | 0.555<br>-35   | 11.125/f <sub>S</sub>                                                       | 0.445<br>±0.17       | f <sub>S</sub><br>f <sub>S</sub><br>dB<br>dB<br>sec |
| INTERNAL ANALOG FILTER  -3dB Bandwidth  Passband Response                                                                                | f = 20kHz                                          |                | 100<br>-0.16                                                                |                      | kHz<br>dB                                           |
| POWER SUPPLY REQUIREMENTS Voltage Range Supply Current Power Dissipation                                                                 |                                                    | 4.5            | 5<br>13<br>65                                                               | 5.5<br>18<br>90      | VDC<br>mA<br>mW                                     |
| TEMPERATURE RANGE Operation Storage                                                                                                      |                                                    | -25<br>-55     |                                                                             | +85<br>+125          | °C<br>°C                                            |

NOTES: (1) Pins 1, 2, 3, 12, 13, 14: LRCIN, DIN, BCKIN, DM, FORMAT, SCKI. (2) Dynamic performance specs are tested with 20kHz low pass filter and THD+N specs are tested with 30kHz LPF, 400Hz HPF, Average-Mode.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



#### PIN CONFIGURATION



#### **PIN ASSIGNMENTS**

| PIN               | NAME         | 1/0       | FUNCTION                                                            |
|-------------------|--------------|-----------|---------------------------------------------------------------------|
| 1(1)              | LRCIN        | IN        | Sample Rate Clock Input                                             |
| 2 <sup>(1)</sup>  | DIN          | IN        | Audio Data Input                                                    |
| 3(1)              | BCKIN        | IN        | Bit Clock Input for Audio Data.                                     |
| 4                 | NC           | _         | No Connection                                                       |
| 5                 | CAP          | _         | Common Pin of Analog Output Amp                                     |
| 6                 | $V_{OUT}R$   | OUT       | Right-Channel Analog Output                                         |
| 7                 | GND          | _         | Ground                                                              |
| 8                 | $V_{CC}$     | _         | Power Supply                                                        |
| 9                 | $V_{OUT}L$   | OUT       | Left-Channel Analog Output                                          |
| 10                | NC           | _         | No Connection                                                       |
| 11                | NC           | _         | No Connection                                                       |
| 12 <sup>(2)</sup> | DM           | IN        | De-Emphasis Control<br>HIGH: De-emphasis ON<br>LOW: De-emphasis OFF |
| 13(2)             | TEST         | _         | Test Pin. Must be left open.                                        |
| 14 <sup>(1)</sup> | SCKI         | IN        | System Clock Input (256f <sub>S</sub> or 384f <sub>S</sub> )        |
| NOTE              | : (1) Schmit | t-Trigger | input. (2) Schmitt-Trigger input with internal pull-up.             |

#### **ABSOLUTE MAXIMUM RATINGS**

| Power Supply Voltage                            | +6.5V                            |
|-------------------------------------------------|----------------------------------|
| +V <sub>CC</sub> to +V <sub>DD</sub> Difference |                                  |
| Input Logic Voltage                             | 0.3V to (V <sub>DD</sub> + 0.3V) |
| Power Dissipation                               | 290mW                            |
| Operating Temperature Range                     | –25°C to +85°C                   |
| Storage Temperature                             | –55°C to +125°C                  |
| Lead Temperature (soldering, 5s)                | +260°C                           |
| Thermal Resistance, $\theta_{JA}$               | +90°C/W                          |

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT | PACKAGE    | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING   | ORDERING<br>NUMBER <sup>(2)</sup> | TRANSPORT<br>MEDIA     |  |
|---------|------------|---------------------------------------------|-----------------------------------|----------------------|-----------------------------------|------------------------|--|
| PCM1744 | SO-14<br>" | 235                                         | –25°C to +85°C                    | PCM1744U<br>PCM1744U | PCM1744U<br>PCM1744U/2K           | Rails<br>Tape and Reel |  |

NOTES: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book, or visit the Burr-Brown web site at www.burr-brown.com. (2) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K indicates 2000 devices per reel). Ordering 2000 pieces of "PCM1744U/2K" will get a single 2500-piece Tape and Reel. For detailed Tape and Reel mechanical information, refer to Appendix B of Burr-Brown IC Data Book.

# TYPICAL PERFORMANCE CURVES

At  $T_A = +25$ °C,  $+V_{CC} = +5$ V,  $f_S = 44.1$ kHz, SYSCLK =  $256f_S$ , unless otherwise noted.

#### **DYNAMIC PERFORMANCE**















# **TYPICAL PERFORMANCE CURVES**

At  $T_A$  = +25°C, +V<sub>CC</sub> = +V<sub>DD</sub> = +5V,  $f_S$  = 44.1kHz, and 18-bit input data, SYSCLK = 384 $f_S$ , unless otherwise noted.

#### **DIGITAL FILTER**









5



FIGURE 1. I<sup>2</sup>S Data Input Timing.



FIGURE 2. Audio Data Input Timing.



FIGURE 3. System Clock Timing Requirements.

# SYSTEM CLOCK

The system clock for PCM1744 must be either  $256f_S$  or  $384f_S$ , where  $f_S$  is the audio sampling frequency (LRCIN), typically 32kHz, 44.1kHz, 48kHz, 88.2kHz or 96kHz. The system clock is used to operate the digital filter and the noise shaper. The system clock input (SCKI) is at pin 14. Timing conditions for SCKI are shown in Figure 3.

PCM1744 has a system clock detection circuit which automatically detects the frequency, either 256f<sub>S</sub> or 384f<sub>S</sub>. The system clock should be synchronized with LRCIN (pin 1), but PCM1744 can compensate for phase differences. If the phase difference between LRCIN and system clock is greater

than  $\pm 6$  bit clocks (BCKIN), the synchronization is performed automatically. The analog outputs are forced to a bipolar zero state ( $V_{CC}/2$ ) during the synchronization function. Table I shows the typical system clock frequency inputs for the PCM1744.

| SAMPLING     |                   | I CLOCK<br>ICY (MHz) |
|--------------|-------------------|----------------------|
| RATE (LRCIN) | 256f <sub>S</sub> | 384f <sub>S</sub>    |
| 32kHz        | 8.192             | 12.288               |
| 44.1kHz      | 11.2896           | 16.9340              |
| 48kHz        | 12.288            | 18.432               |
| 88.2kHz      | 22.5792           | 33.868               |
| 96kHz        | 24.576            | 36.864               |

TABLE I. System Clock Frequencies vs Sampling Rate.

#### TYPICAL CONNECTION DIAGRAM

Figure 4 illustrates the typical connection diagram for PCM1744 used in a stand-alone application.

#### **INPUT DATA FORMAT**

PCM1744 can accept input data a 24-bit I<sup>2</sup>S format, as shown in Figure 1.

#### **RESET**

PCM1744 has an internal power-on reset circuit. The internal power-on reset initializes (resets) when the supply voltage  $V_{CC} > 2.2V$  (typ). The power-on reset has an initialization period equal to 1024 system clock periods after  $V_{CC} > 2.2V$ . During the initialization period, the outputs of the DAC are invalid, and the analog outputs are forced to  $V_{CC}/2$ . Figure 5 illustrates the power-on reset and reset-pin reset timing.

#### **DE-EMPHASIS CONTROL**

Pin 12 (DM) enables PCM1744's de-emphasis function. Deemphasis operates only at 44.1kHz.

| DM |                          |
|----|--------------------------|
| 0  | De-emphasis OFF          |
| 1  | De-emphasis ON (44.1kHz) |

TABLE II. De-emphasis Control Selection.



FIGURE 4. Typical Connection Diagram.



FIGURE 5. Internal Power-On Reset Timing.



FIGURE 6. Low-Pass Filter Frequency Response.



FIGURE 7. Low-Pass Filter Wideband Frequency Response.

# APPLICATION CONSIDERATIONS

#### **DELAY TIME**

There is a finite delay time in delta-sigma converters. In A/D converters, this is commonly referred to as latency. For a delta-sigma D/A converter, delay time is determined by the order number of the FIR filter stage, and the chosen sampling rate. The following equation expresses the delay time of PCM1744:

$$T_D = 11.125 \ x \ 1/f_S$$
 For  $f_S = 44.1 kHz, \ T_D = 11.125/44.1 kHz = 251.4 \mu s$ 

Applications using data from a disc or tape source, such as CD audio, CD-Interactive, Video CD, DAT, Minidisc, etc., generally are not affected by delay time. For some professional applications such as broadcast audio for studios, it is important for total delay time to be less than 2ms.

#### **OUTPUT FILTERING**

For testing purposes all dynamic tests are done on the PCM1744 using a 20kHz low-pass filter. This filter limits the measured bandwidth for THD+N, etc. to 20kHz. Failure to use such a filter will result in higher THD+N and lower SNR and dynamic range readings than are found in the specifications. The low-pass filter removes out-of-band noise. Although it is not audible, it may affect dynamic specification numbers.

The performance of the internal low pass filter from DC to 24kHz is shown in Figure 6. The higher frequency roll-off of the filter is shown in Figure 7. If the user's application has the PCM1744 driving a wideband amplifier, it is recommended to use an external low-pass filter. A simple 3rd-order filter is shown in Figure 8. For some applications, a passive RC filter or 2nd-order filter may be adequate.

#### **BYPASSING POWER SUPPLIES**

The power supplies should be bypassed as close as possible to the unit. It is also recommended to include a  $0.1\mu F$  ceramic capacitor in parallel with the  $10\mu F$  tantalum bypass capacitor.



FIGURE 8. 3rd-Order LPF.





FIGURE 9. 5-Level  $\Delta\Sigma$  Modulator Block Diagram.

# THEORY OF OPERATION

The delta-sigma section of PCM1744 is based on a 5-level amplitude quantizer and a 3rd-order noise shaper. This section converts the oversampled input data to 5-level delta-sigma format. A block diagram of the 5-level delta-sigma modulator is shown in Figure 9. This 5-level delta-sigma modulator has the advantage of stability and clock jitter over the typical one-bit (2-level) delta-sigma modulator.

The combined oversampling rate of the delta-sigma modulator and the internal 8x interpolation filter is  $96f_S$  for a  $384f_S$  system clock, and  $64f_S$  for a  $256f_S$  system clock. The theoretical quantization noise performance of the 5-level delta-sigma modulator is shown in Figure 10.





FIGURE 10. Quantization Noise Spectrum.



### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| PCM1744U         | ACTIVE | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | PCM1744U                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| PCM1744U | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |

#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated