

Technical documentation



Support & training

SN65MLVD047A

SLLS736B - JULY 2006 - REVISED MARCH 2024

# SN65MLVD047A Multipoint-LVDS Quad Differential Line Driver

## **1** Features

Texas

INSTRUMENTS

- Differential line drivers for  $30\Omega$  to  $55\Omega$  loads and data rates<sup>1</sup> up to 200Mbps, clock frequencies up to 100MHz
- Supports multipoint bus architectures
- Operates from a single 3.3V supply
- Characterized for operation from –40°C to 85°C
- 16-pin SOIC (JEDEC MS-012) and 16-pin TSSOP (JEDEC MS-153) packaging

## 2 Applications

- AdvancedTCA<sup>™</sup> (ATCA<sup>™</sup>) Clock Bus Driver
- Clock distribution
- Backplane or cabled multipoint data transmission in telecommunications, automotive, industrial, and other computer systems
- Cellular base stations
- · Central-office and PBX switching
- · Bridges and routers
- Low-power high-speed short-reach alternative to TIA/EIA-485

## **3 Description**

The SN65MLVD047A is a quadruple line driver that complies with the TIA/EIA-899 standard, Electrical Characteristics of Multipoint-Low-Voltage Differential Signaling (M-LVDS). The output current of this M-LVDS device has been increased, in comparison to standard LVDS compliant devices, in order to support doubly terminated transmission lines and heavily loaded backplane bus applications. Backplane applications generally require impedance matching termination resistors at both ends of the bus. The effective impedance of a doubly terminated bus can be as low as  $30\Omega$  due to the bus terminations, as well as the capacitive load of bus interface devices. SN65MLVD047A drivers allow for operation with loads as low as 30Ω. The SN65MLVD047A devices allow for multiple drivers to be present on a single bus. SN65MLVD047A drivers are high impedance when disabled or unpowered. Driver edge rate control is incorporated to support operation. The M-LVDS standard allows up to 32 nodes (drivers and/or receivers) to be connected to the same media in a backplane when multiple bus stubs are expected from the main transmission line to interface devices. The SN65MLVD047A provides 9kV ESD protection on all bus pins.

#### **Package Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|--------------|------------------------|-----------------------------|
| SN65MLVD047A | PW (TSSOP, 16)         | 5mm × 6.4mm                 |
|              | D (SOIC, 16)           | 9.9mm × 6mm                 |

(1) For more information, Section 11.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.

## LOGIC DIAGRAM (POSITIVE LOGIC)



<sup>1</sup> The data rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



## **Table of Contents**

| 1 Features                            | 1 |
|---------------------------------------|---|
| 2 Applications                        | 1 |
| 3 Description                         |   |
| 4 Pin Configuration                   |   |
| 5 Specifications                      |   |
| 5.1 Absolute Maximum Ratings          |   |
| 5.2 ESD Ratings                       | 4 |
| 5.3 Recommended Operating Conditions  |   |
| 5.4 Package Dissipation Ratings       |   |
| 5.5 Thermal Information               | 5 |
| 5.6 Device Electrical Characteristics | 5 |
| 5.7 Device Electrical Characteristics | 6 |
| 5.8 Switching Characteristics         | 7 |
| 5.9 Typical Characteristics           |   |
| 71                                    |   |

| 6 Parameter Measurement Information                 | . 10 |
|-----------------------------------------------------|------|
| 7 Device Functional Modes                           | . 13 |
| 8 Application and Implementation                    | . 14 |
| 8.1 Application Information                         |      |
| 9 Device and Documentation Support                  | .16  |
| 9.1 Receiving Notification of Documentation Updates |      |
| 9.2 Support Resources                               | . 16 |
| 9.3 Trademarks                                      | .16  |
| 9.4 Electrostatic Discharge Caution                 | .16  |
| 9.5 Glossary                                        | .16  |
| 10 Revision History                                 |      |
| 11 Mechanical, Packaging, and Orderable             |      |
| Information                                         | . 16 |



## **4 Pin Configuration**







## **5** Specifications

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                  |                                     |                                                                                                                                              | MIN  | MAX   | UNITS |
|------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|
| V <sub>CC</sub>  | Supply voltage range <sup>(2)</sup> |                                                                                                                                              | -0.5 | 4     | V     |
| VI               | Input voltage range                 | A, EN, EN                                                                                                                                    | -0.5 | 4     | V     |
| Vo               | Output voltage range                | Y, Z                                                                                                                                         | -1.8 | 4     | V     |
| TJ               | Junction temperature                |                                                                                                                                              |      | 140   | °C    |
| P <sub>D</sub>   | Device power dissipation            | EN = V <sub>CC</sub> , $\overline{EN}$ = GND, R <sub>L</sub> = 50Ω, Input 100MHz 50 % duty cycle square wave to 1A:4A, T <sub>A</sub> = 85°C |      | 288.5 | mW    |
| T <sub>stg</sub> | Storage Temperature                 |                                                                                                                                              | -65  | 150   | °C    |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to the circuit ground terminal.

### 5.2 ESD Ratings

|                         |  |                                                             |          | VALUE | UNIT |
|-------------------------|--|-------------------------------------------------------------|----------|-------|------|
| V <sub>(ESD)</sub> Elec |  | Human body model (HBM), per ANSI/                           | Y and Z  | ±9000 |      |
|                         |  | ESDA/JEDEC JS-001 <sup>(1)</sup>                            | All pins | ±4000 |      |
|                         |  | Charged device model (CDM), per AEC Q100-011 <sup>(2)</sup> | All pins | ±1500 | V    |
|                         |  | Machine Model                                               | All pins | ±200  |      |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

#### see Figure 6-1

|                   |                                                                      | MIN  | NOM | MAX             | UNIT |
|-------------------|----------------------------------------------------------------------|------|-----|-----------------|------|
| V <sub>CC</sub>   | Supply voltage                                                       | 3    | 3.3 | 3.6             | V    |
| V <sub>IH</sub>   | High-level input voltage                                             | 2    |     | V <sub>CC</sub> | V    |
| V <sub>IL</sub>   | Low-level input voltage                                              | 0    |     | 0.8             | V    |
|                   | Voltage at any bus terminal (separate or common mode) $V_Y$ or $V_Z$ | -1.4 |     | 3.8             | V    |
| RL                | Differential load resistance                                         | 30   |     | 55              | Ω    |
| 1/t <sub>UI</sub> | Signaling rate                                                       |      |     | 200             | Mbps |
|                   | Clock frequency                                                      |      |     | 100             | MHz  |
| TJ                | Junction temperature                                                 | -40  |     | 125             | °C   |

### 5.4 Package Dissipation Ratings

| PACKAGE  | PCB JEDEC<br>STANDARD | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE $T_A = 25^{\circ}C^{(1)}$ | T <sub>A</sub> = 85°C<br>POWER RATING |
|----------|-----------------------|---------------------------------------|----------------------------------------------------|---------------------------------------|
| D(16)    | Low-K <sup>(2)</sup>  | 898mW                                 | 7.81mW/°C                                          | 429mW                                 |
| PW(16)   | Low-K <sup>(2)</sup>  | 592mW                                 | 5.15mW/°C                                          | 283mw                                 |
| F VV(10) | High-K <sup>(3)</sup> | 945mW                                 | 8.22mW/°C                                          | 452mw                                 |

(1) This is the inverse of the junction-to-ambient thermal resistance when board mounted and with no air flow.

(2) In accordance with the Low-K thermal metric definitions of EIA/JESD51-3.

(3) In accordance with the High-K thermal metric definitions of EIA/JESD51-7.



## 5.5 Thermal Information

| PARAMETER       |                                        | TEST CONDITIONS                          |    | VALUE | UNIT |
|-----------------|----------------------------------------|------------------------------------------|----|-------|------|
|                 |                                        | Low-K board <sup>(1)</sup> , no airflow  | D  | 128   |      |
|                 |                                        | Low-K board <sup>(1)</sup> , no airflow  |    | 194.2 |      |
| θ <sub>JA</sub> | Junction-to-ambient thermal resistance | Low-K board <sup>(1)</sup> , 150 LFM     | PW | 146.8 | °C/W |
|                 |                                        | Low-K board <sup>(1)</sup> , 250 LFM     |    | 133.1 |      |
|                 |                                        | High-K board <sup>(2)</sup> , no airflow |    | 121.6 |      |
| 0               | Junction-to-board thermal resistance   | High-K board <sup>(2)</sup>              | D  | 51.1  | °C/W |
| θ <sub>JB</sub> | Junction-to-board thermal resistance   |                                          | PW | 85.3  | C/VV |
| θ <sub>JC</sub> | Junction-to-case thermal resistance    |                                          | D  | 45.4  | °C/W |
|                 |                                        |                                          | PW | 34.7  | C/VV |

(1) In accordance with the Low-K thermal metric definitions of EIA/JESD51-3.

(2) In accordance with the High-K thermal metric definitions of EIA/JESD51-7.

## **5.6 Device Electrical Characteristics**

over recommended operating conditions unless otherwise noted

| PARAMETER                      |                 | TEST CONDITIONS                                                                                             |  | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------|--|--------------------|-----|------|
|                                | Driver enabled  | EN = $V_{CC}$ , $\overline{EN}$ = GND, $R_L$ = 50 $\Omega$ , All inputs = $V_{CC}$ or GND                   |  | 59                 | 70  | mA   |
| I <sub>CC</sub> Supply current | Driver disabled | EN = GND, $\overline{EN}$ = V <sub>CC</sub> , R <sub>L</sub> = No load, All inputs = V <sub>CC</sub> or GND |  | 2                  | 4   | ША   |

(1) All typical values are at 25°C and with a 3.3V supply voltage.



## **5.7 Device Electrical Characteristics**

over recommended operating conditions unless otherwise noted

|                     | PARAMETER                                                              | TEST CONDITIONS                                                                                                                       | MIN <sup>(1)</sup>   | TYP <sup>(2)</sup> M | AX              | UNIT |
|---------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|-----------------|------|
| LVTTL (E            | N, EN, 1A:4A)                                                          |                                                                                                                                       |                      |                      |                 |      |
| I <sub>IH</sub>     | High-level input current                                               | $V_{IH} = 2 V \text{ or } V_{CC}$                                                                                                     | 0                    |                      | 10              | μA   |
| I <sub>IL</sub>     | Low-level input current                                                | V <sub>IL</sub> = GND or 0.8 V                                                                                                        | 0                    |                      | 10              | μA   |
| Ci                  | Input capacitance                                                      | $V_1 = 0.4 \sin(30E6\pi t) + 0.5 V^{(3)}$                                                                                             |                      | 5                    |                 | pF   |
| M-LVDS (            | 1Y/1Z:4Y/4Z)                                                           |                                                                                                                                       |                      |                      |                 |      |
| V <sub>YZ</sub>     | Differential output voltage magnitude                                  |                                                                                                                                       | 480                  | (                    | 650             | mV   |
| Δ V <sub>YZ</sub>   | Change in differential output voltage magnitude between logic states   | See Figure 6-2                                                                                                                        | -50                  |                      | 50              | mV   |
| V <sub>OS(SS)</sub> | Steady-state common-mode output voltage                                |                                                                                                                                       | 0.8                  |                      | 1.2             | V    |
| $\Delta V_{OS(SS)}$ | Change in steady-state common-mode output voltage between logic states | See Figure 6-3                                                                                                                        | -50                  |                      | 50              | mV   |
| V <sub>OS(PP)</sub> | Peak-to-peak common-mode output voltage                                |                                                                                                                                       |                      |                      | 150             | mV   |
| V <sub>Y(OC)</sub>  | Maximum steady-state open-circuit output voltage                       | See Figure 6.7                                                                                                                        | 0                    |                      | 2.4             | V    |
| V <sub>Z(OC)</sub>  | Maximum steady-state open-circuit output voltage                       | See Figure 6-7                                                                                                                        | 0                    |                      | 2.4             | V    |
| V <sub>P(H)</sub>   | Voltage overshoot, low-to-high level output                            | See Figure 6-5                                                                                                                        |                      | 1.2                  | V <sub>SS</sub> | V    |
| V <sub>P(L)</sub>   | Voltage overshoot, high-to-low level output                            |                                                                                                                                       | -0.2 V <sub>SS</sub> |                      |                 | V    |
| I <sub>OS</sub>     | Differential short-circuit output current magnitude                    | See Figure 6-4                                                                                                                        |                      |                      | 24              | mA   |
| I <sub>OZ</sub>     | High-impedance state output current                                    | $-1.4 \text{ V} \le (\text{V}_{\text{Y}} \text{ or } \text{V}_{\text{Z}}) \le 3.8 \text{ V},$<br>Other output = 1.2 V                 | -15                  |                      | 10              | μA   |
| I <sub>O(OFF)</sub> | Power-off output current                                               | $-1.4 \text{ V} \le (\text{V}_{\text{Y}} \text{ or } \text{V}_{Z}) \le 3.8 \text{ V},$<br>Other output = 1.2 V, V <sub>CC</sub> = 0 V | -10                  |                      | 10              | μA   |
| $C_{Y}$ or $C_{Z}$  | Output capacitance                                                     | $V_Y$ or $V_Z$ = 0.4 sin(30E6 $\pi$ t) + 0.5 V, <sup>(3)</sup><br>Other input at 1.2 V, driver disabled                               |                      | 3                    |                 | pF   |
| C <sub>YZ</sub>     | Differential output capacitance                                        | V <sub>YZ</sub> = 0.4 sin(30E6πt) V, <sup>(3)</sup><br>Driver disabled                                                                |                      |                      | 2.5             | pF   |
| C <sub>Y/Z</sub>    | Output capacitance balance, $(C_Y/C_Z)$                                |                                                                                                                                       | 0.99                 | 1.01                 |                 |      |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

(2) All typical values are at 25°C and with a 3.3-V supply voltage.

(3) HP4194A impedance analyzer (or equivalent)



## **5.8 Switching Characteristics**

over recommended operating conditions unless otherwise noted

|                       | PARAMETER                                                | TEST CONDITIONS                                   | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------|----------------------------------------------------------|---------------------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>      | Propagation delay time, low-to-high-level output         |                                                   | 1   | 1.5                | 2.4 | ns   |
| t <sub>PHL</sub>      | Propagation delay time, high-to-low-level output         |                                                   | 1   | 1.5                | 2.4 | ns   |
| t <sub>r</sub>        | Differential output signal rise time                     |                                                   | 1   |                    | 1.9 | ns   |
| t <sub>f</sub>        | Differential output signal fall time                     | See Figure 6-5                                    | 1   |                    | 1.9 | ns   |
| t <sub>sk(o)</sub>    | Output skew <sup>(2)</sup>                               |                                                   |     |                    | 100 | ps   |
| t <sub>sk(p)</sub>    | Pulse skew ( t <sub>pHL</sub> - t <sub>pLH</sub>  )      |                                                   |     | 22                 | 100 | ps   |
| t <sub>sk(pp)</sub>   | Part-to-part skew <sup>(3)</sup>                         |                                                   |     |                    | 600 | ps   |
| t <sub>jit(per)</sub> | Period jitter, rms (1 standard deviation) <sup>(4)</sup> | All inputs 100 MHz clock input                    |     | 0.2                | 1   | ps   |
| t <sub>jit(c-c)</sub> | Cycle-to-cycle jitter <sup>(4)</sup>                     | All inputs 100 MHz clock input                    |     | 5                  | 36  | ps   |
| t <sub>jit(pp)</sub>  | Peak-to-peak jitter <sup>(4) (5)</sup>                   | All inputs 200 Mbps 2 <sup>15</sup> -1 PRBS input |     | 46                 | 158 | ps   |
| t <sub>PZH</sub>      | Enable time, high-impedance-to-high-level output         |                                                   |     |                    | 9   | ns   |
| t <sub>PZL</sub>      | Enable time, high-impedance-to-low-level output          | - See Figure 6-6                                  |     |                    | 9   | ns   |
| t <sub>PHZ</sub>      | Disable time, high-level-to-high-impedance output        |                                                   |     |                    | 10  | ns   |
| t <sub>PLZ</sub>      | Disable time, low-level-to-high-impedance output         | - See Figure 6-6                                  |     |                    | 10  | ns   |

(1) All typical values are at 25°C and with a 3.3V supply voltage.

(2) t<sub>sk(o)</sub>, output skew is the magnitude of the time difference in propagation delay times between any specified terminals of a device.

(3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

(4) Stimulus jitter has been subtracted from the measurements.

(5) Peak-to-peak jitter includes jitter due to pulse skew  $(t_{sk(p)})$ .



### **5.9 Typical Characteristics**





### 5.9 Typical Characteristics (continued)





## **6** Parameter Measurement Information



Figure 6-1. Driver Voltage and Current Definitions



All resistors are 1% tolerance.

#### Figure 6-2. Differential Output Voltage Test Circuit



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$ ns, pulse frequency = 500kHz, duty cycle = 50 ± 5%.
- B. C1, C2 and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 and R2 are metal film, surface mount, ±1%, and located within 2 cm of the D.U.T.
- D. The measurement of V<sub>OS(PP)</sub> is made on test equipment with a –3dB bandwidth of at least 1 GHz.

#### Figure 6-3. Test Circuit and Definitions for the Common-Mode Output Voltage



Figure 6-4. Short-Circuit Test Circuit





- All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub> ≤ 1ns, frequency = 500kHz, duty cycle = 50 ± 5%.
- B. C1, C2, and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 is a metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a –3dB bandwidth of at least 1 GHz.

#### Figure 6-5. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



- A. All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub> ≤ 1ns, frequency = 500kHz, duty cycle = 50 ± 5%.
- B. C1, C2, C3, and C4 includes instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 and R2 are metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a –3dB bandwidth of at least 1GHz.

#### Figure 6-6. Driver Enable and Disable Time Circuit and Definitions





Figure 6-7. Driver Maximum Steady State Output Voltage



 $t_{jit(cc)} = \mid t_{c(n)} - t_{c(n+1)} \mid$ 

- A. All input pulses are supplied by an Agilent 8304A Stimulus System.
- B. The measurement is made on a TEK TDS6604 running TDSJIT3 application software
- C. Period jitter and cycle-to-cycle jitter are measured using a 100MHz 50 ±1% duty cycle clock input.
- D. Peak-to-peak jitter is measured using a 200Mbps 2<sup>15</sup> 1PRBS input.

#### Figure 6-8. Driver Jitter Measurement Waveforms



## **7 Device Functional Modes**

| INPUTS <sup>(1)</sup> |           |           | OUTP | UTS <sup>(1)</sup> |
|-----------------------|-----------|-----------|------|--------------------|
| D                     | EN        | EN        | Y    | Z                  |
| L                     | Н         | L         | L    | Н                  |
| н                     | н         | L         | н    | L                  |
| OPEN                  | н         | L         | L    | н                  |
| X                     | L or OPEN | x         | Z    | Z                  |
| х                     | x         | H or OPEN | Z    | Z                  |

 Table 7-1. Device Function Table

(1) H = high level, L = low level, Z = high impedance, X = Don't Care

DRIVER INPUT AND ACTIVE-HIGH ENABLE

DRIVER OUTPUT

ACTIVE-LOW ENABLE



Figure 7-1. Equivalent Input and Output Schematic Diagrams



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

#### 8.1.1 Synchroization Clock in AdvancedTCA

Advanced Telecommunications Computing Architecture, also known as AdvancedTCA, is an open architecture to meet the needs of the rapidly changing communications network infrastructure. M-LVDS bused clocking is recommended by the ATCA.

The ATCA specification includes requirements for three redundant clock signals. An 8KHz and a 19.44MHz clock signal as well as an user-defined clock signal are included in the specification. The SN65MLVD047A quad driver supports distribution of these three ATCA clock signals, supporting operation beyond 100MHz, which is the highest clock frequency included in the ATCA specification. A pair of SN65MLVD047A devices can be used to support the ATCA redundancy requirements.

#### 8.1.2 Multipoint Configuration

The SN65MLVD047A is designed to meet or exceed the requirement of the TIA/EIA-899 (M-LVDS) standard, which allows multipoint communication on a shared bus.

Multipoint is a bus configuration with multiple drivers and receivers present. An example is shown in Figure 8-1. The figure shows transceivers interfacing to the bus, but a combination of drivers, receivers, and transceivers is also possible. Termination resistors need to be placed on each end of the bus, with the termination resistor value matched to the loaded bus impedance.



Figure 8-1. Multipoint Architecture



#### 8.1.3 Multidrop Configuration

Multidrop configuration is similar to multipoint configuration, but only one driver is present on the bus. A multidrop system can be configured with the driver at one end of the bus, or in the middle of the bus. When a driver is located at one end, a single termination resistor is located at the far end, close to the last receiver on the bus. Alternatively, the driver can be located in the middle of the bus, to reduce the maximum flight time. With a centrally located driver, termination resistors are located at each end of the bus. In both cases, the termination resistor value should be matched to the loaded bus impedance. Figure 8-2 shows examples of both cases.



Figure 8-2. Multidrop Architectures With Different Driver Locations

#### 8.1.4 Unused Channel

A 360k $\Omega$  pull-down resistor is built in every LVTTL input. The unused driver inputs should be left floating or connected to ground. The low-level output of an unused enabled driver can oscillate if left floating, and should be connected to ground. If the input is floating or connected to ground, the unused Y (non-inverting) output of an enabled driver should be connected to ground. The unused Z (inverting) should be left floating



## 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 9.3 Trademarks

AdvancedTCA<sup>™</sup> and ATCA<sup>™</sup> are trademarks of PCI Industrial Computer Manufacturers Group. TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (July 2005) to Revision B (February 2024) |                                                                                                |   |  |  |  |  |
|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---|--|--|--|--|
| •                                                                 | Changed the numbering format for tables, figures, and cross-references throughout the document | 1 |  |  |  |  |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  | (1)           |              |                    |      | ,              | (2)             | (6)                           | (3)                |              | (4/3)                   |         |
| SN65MLVD047AD    | ACTIVE        | SOIC         | D                  | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A                | Samples |
| SN65MLVD047ADG4  | ACTIVE        | SOIC         | D                  | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A                | Samples |
| SN65MLVD047ADR   | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MLVD047A                | Samples |
| SN65MLVD047APW   | ACTIVE        | TSSOP        | PW                 | 16   | 90             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | BUL                     | Samples |
| SN65MLVD047APWR  | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | BUL                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

# PACKAGE OPTION ADDENDUM

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65MLVD047ADR              | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65MLVD047APWR             | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Mar-2024



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65MLVD047ADR  | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| SN65MLVD047APWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

## TEXAS INSTRUMENTS

www.ti.com

5-Mar-2024

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65MLVD047AD   | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65MLVD047ADG4 | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65MLVD047APW  | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated