Ordering \&
Technical
quality

## SN74AHC1G32-Q1 Automotive Single 2-Input Positive-OR Gate

## 1 Features

- AEC-Q100 qualified for automotive applications:
- Device temperature grade $1:-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- Device HBM ESD classification level 2
- Device CDM ESD classification level C4B
- Qualified for automotive applications
- Operating range of 2 V to 5.5 V
- Maximum $\mathrm{t}_{\mathrm{pd}}$ of 6.5 ns at 5 V
- Low power consumption, $10 \mu \mathrm{~A}$ maximum $\mathrm{I}_{\mathrm{CC}}$
- $\pm 8 \mathrm{~mA}$ output drive at 5 V
- Latch-up performance exceeds 250 mA per JESD 17


## 2 Applications

- Enable or disable a digital signal
- Controlling an indicator LED


## 3 Description

The SN74AHC1G32-Q1 is a single 2-input positiveOR gate. The device performs the Boolean function $\mathrm{Y}=\mathrm{A}+\mathrm{B}$ or $\mathrm{Y}=\overline{\mathrm{A}} \times \overline{\mathrm{B}}$ in positive logic.

| Package Information |  |  |  |
| :--- | :---: | :---: | :---: |
| PART NUMBER PACKAGE $^{(1)}$ PACKAGE SIZE $^{(2)}$ BODY SIZE $^{(3)}$ <br> SN74AHC1G32-Q1 DBV $\left(\right.$ SOT-23, 5) $^{2}$ $2.9 \mathrm{~mm} \times 2.8 \mathrm{~mm}$ $2.9 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ <br>  DCK $($ SC70, 5) $2 \mathrm{~mm} \times 1.25 \mathrm{~mm}$ $2 \mathrm{~mm} \times 1.25 \mathrm{~mm}$ |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.
(2) The package size (length $\times$ width) is a nominal value and includes pins, where applicable.
(3) The body size (length $\times$ width) is a nominal value and does not include pins.


Logic Diagram (Positive Logic)

## Table of Contents

1 Features. ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Pin Configuration and Functions ..... 3
5 Specifications ..... 4
5.1 Absolute Maximum Ratings ..... 4
5.2 ESD Ratings ..... 4
5.3 Recommended Operating Conditions. .....  .4
5.4 Thermal Information ..... 5
5.5 Electrical Characteristics .....  .5
5.6 Switching Characteristics, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ .....  5
5.7 Switching Characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ ..... 5
5.8 Operating Characteristics. ..... 6
6 Parameter Measurement Information ..... 7
7 Detailed Description ..... 8
7.1 Overview. ..... 8
7.2 Functional Block Diagram. ..... 8
7.3 Feature Description .....  8
7.4 Device Functional Modes. .....  9
8 Application and Implementation. ..... 10
8.1 Application Information ..... 10
8.2 Typical Application ..... 10
8.3 Power Supply Recommendations ..... 11
8.4 Layout ..... 11
9 Device and Documentation Support ..... 13
9.1 Documentation Support. ..... 13
9.2 Receiving Notification of Documentation Updates. ..... 13
9.3 Support Resources ..... 13
9.4 Trademarks ..... 13
9.5 Electrostatic Discharge Caution. ..... 13
9.6 Glossary ..... 13
10 Revision History ..... 13
11 Mechanical, Packaging, and Orderable
Information ..... 13

## 4 Pin Configuration and Functions



Figure 4-1. DBV or DCK Package, SOT-23 or SC70 5-Pin (Top View)
Table 4-1. Pin Functions

| PIN |  | TYPE $^{(1)}$ |  |
| :--- | :---: | :---: | :--- |
| NAME | NO. |  |  |
| A | 1 | I | Input A |
| B | 2 | I | Input B |
| GND | 3 | - | Ground Pin |
| Y | 4 | $O$ | Output Y |
| $V_{\text {CC }}$ | 5 | - | Power Pin |

(1) Signal Types: I = Input, O = Output, I/O = Input or Output

## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) ${ }^{(1)}$

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {cc }}$ | Supply voltage range |  | -0.5 | 7 | V |
| $\mathrm{V}_{1}{ }^{(2)}$ | Input voltage range |  | -0.5 | 7 | V |
| $\mathrm{V}_{\mathrm{O}}{ }^{(2)}$ | Output voltage range |  | -0.5 | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current | $\left(\mathrm{V}_{1}<0\right)$ |  | -20 | mA |
| lok | Output clamp current | $\left(\mathrm{V}_{\mathrm{O}}<0\right.$ or $\left.\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{CC}}\right)$ |  | $\pm 20$ | mA |
| Io | Continuous output current | ( $\mathrm{V}_{\mathrm{O}}=0$ to $\mathrm{V}_{\mathrm{cc}}$ ) |  | $\pm 25$ | mA |
| Continuous current through $\mathrm{V}_{\text {CC }}$ or GND |  |  |  | $\pm 50$ | mA |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range |  | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 5.2 ESD Ratings

| \begin{tabular}{\|l|c|}
\hline
\end{tabular} |  | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{(\text {ESD })}$ | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 |  |

(1) AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 5.3 Recommended Operating Conditions

(over operating free-air temperature (unless otherwise noted) ${ }^{(1)}$

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 2 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ | 1.5 |  | V |
|  |  | $V_{C C}=3 \mathrm{~V}$ | 2.1 |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | 3.85 |  |  |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage | $\mathrm{V}_{\mathrm{Cc}}=2 \mathrm{~V}$ |  | 0.5 | V |
|  |  | $\mathrm{V}_{\mathrm{Cc}}=3 \mathrm{~V}$ |  | 0.9 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  | 1.65 |  |
| $V_{1}$ | Input voltage |  | 0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{O}}$ | Output voltage |  | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| IOH | High-level output current | $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$ |  | -50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  | -4 | mA |
|  |  | $\mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ |  | -8 |  |
| loL | Low-level output current | $\mathrm{V}_{\mathrm{Cc}}=2 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  | 4 | mA |
|  |  | $\mathrm{V}_{C C}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ |  | 8 |  |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  | 100 | $n s / V$ |
|  |  | $\mathrm{VCC}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ |  | 20 |  |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature (SN74AHC1G32-Q1T) |  | -40 | 105 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature(SN74AHC1G32-Q1Q) |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

(1) All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND for proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### 5.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | SN74AHC1G32-Q1 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | DBV | DCK |  |
|  |  | 5 PINS | 5 PINS |  |
| $\mathrm{R}_{\theta \mathrm{JA}}$ | Junction-to-ambient thermal resistance | 278 | 289.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

### 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{l}_{\mathrm{OH}}=-50 \mu \mathrm{~A}$ | 2 V | 1.9 | 2 |  | 1.9 |  | V |
|  |  | 3 V | 2.9 | 3 |  | 2.9 |  |  |
|  |  | 4.5 V | 4.4 | 4.5 |  | 4.4 |  |  |
|  | $\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 3 V | 2.58 |  |  | 2.48 |  |  |
|  | $\mathrm{l}_{\mathrm{OH}}=-8 \mathrm{~mA}$ | 4.5 V | 3.94 |  |  | 3.8 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{l}_{\mathrm{OL}}=50 \mu \mathrm{~A}$ | 2 V |  |  | 0.1 |  | 0.1 | V |
|  |  | 3 V |  |  | 0.1 |  | 0.1 |  |
|  |  | 4.5 V |  |  | 0.1 |  | 0.1 |  |
|  | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ | 3 V |  |  | 0.36 |  | 0.44 |  |
|  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ | 4.5 V |  |  | 0.36 |  | 0.44 |  |
| 1 | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ or GND | 0 V to 5.5 V |  |  | $\pm 0.1$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ICC | $\begin{array}{ll} \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}} \text { or } & \mathrm{I}_{\mathrm{O}}=0 \\ \mathrm{GND}, & \end{array}$ | 5.5 V |  |  | 1 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 5 V |  | 2 | 10 |  | 10 | pF |

### 5.6 Switching Characteristics, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$

over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | TO (OUTPUT) | LOAD CAPACITANCE | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX |  |  |  |
| $\mathrm{t}_{\text {PLH }}$ | A or B | Y | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 8 | 11.4 | 1 | 13 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  |  |  | 8 | 11.4 | 1 | 13 |  |

### 5.7 Switching Characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | LOAD CAPACITANCE | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX |  |  |  |
| $\mathrm{t}_{\text {PLH }}$ | A or B | Y | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 5.3 | 7.5 | 1 | 8.5 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  |  |  | 5.3 | 7.5 | 1 | 8.5 |  |

### 5.8 Operating Characteristics

| $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | PARAMETER | TEST CONDITIONS | TYP | UNIT |
| $\mathrm{C}_{\mathrm{pd}}$ | Power dissipation capacitance | No load, $\mathrm{f}=1 \mathrm{MHz}$ | 14 | pF |

## 6 Parameter Measurement Information



3-STATE AND OPEN-DRAIN OUTPUTS


VOLTAGE WAVEFORMS PULSE DURATION


VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS

Timing Input


VOLTAGE WAVEFORMS SETUP AND HOLD TIMES


VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING
A. $\quad C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $P R R \leq 1 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 3 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 3 \mathrm{~ns}$.
D. The outputs are measured one at a time with one input transition per measurement.
E. All parameters and waveforms are not applicable to all devices.

Figure 6-1. Load Circuit and Voltage Waveforms

| TEST | S1 |
| :---: | :---: |
| $\mathrm{t}_{\mathrm{PLH}} / \mathrm{t}_{\mathrm{PHL}}$ | Open |
| $\mathrm{t}_{\mathrm{PLZ}} / \mathrm{t}_{\mathrm{PZL}}$ | $\mathrm{V}_{\mathrm{CC}}$ |
| $\mathrm{t}_{\text {PHZ }} / \mathrm{t}_{\mathrm{ZH}}$ | GND |
| Open Drain | $\mathrm{V}_{\mathrm{CC}}$ |

## 7 Detailed Description

### 7.1 Overview

This device contains a 2-input OR Gate. The gate performs the Boolean function $Y=A+B$ in positive logic. The output level is referenced to the supply voltage $\left(\mathrm{V}_{\mathrm{Cc}}\right)$ and supports $2.0-\mathrm{V}, 3.0-\mathrm{V}$, and $5-\mathrm{V}$ CMOS levels.

### 7.2 Functional Block Diagram



Figure 7-1. Logic Diagram (Positive Logic)

### 7.3 Feature Description

### 7.3.1 Standard CMOS Inputs

This device includes standard CMOS inputs. Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the Electrical Characteristics. The worst case resistance is calculated with the maximum input voltage, given in the Absolute Maximum Ratings, and the maximum input leakage current, given in the Electrical Characteristics, using Ohm's law $(\mathrm{R}=\mathrm{V} \div \mathrm{I})$.
Standard CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the Recommended Operating Conditions table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in Implications of Slow or Floating CMOS Inputs.

Do not leave standard CMOS inputs floating at any time during operation. Unused inputs must be terminated at $\mathrm{V}_{\mathrm{CC}}$ or GND. If a system will not be actively driving an input at all times, then a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; a $10-\mathrm{k} \Omega$ resistor, however, is recommended and will typically meet all requirements.

### 7.3.2 Balanced CMOS Push-Pull Outputs

This device includes balanced CMOS push-pull outputs. The term balanced indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the Absolute Maximum Ratings must be followed at all times.

Unused push-pull CMOS outputs should be left disconnected.

### 7.3.3 Clamp Diode Structure

The outputs to this device have both positive and negative clamping diodes, and the inputs to this device have negative clamping diodes only as shown in Figure 7-2.

## CAUTION

Voltages beyond the values specified in the Absolute Maximum Ratings table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clampcurrent ratings are observed.


Figure 7-2. Electrical Placement of Clamping Diodes for Each Input and Output

### 7.4 Device Functional Modes

Table 7-1. Function Table

| INPUTS ${ }^{(1)}$ |  | OUTPUT Y |
| :---: | :---: | :---: |
| A | B |  |
| H | X | H |
| X | H | H |
| L | L | L |

(1) $H=$ high voltage level, $L=$ low voltage level, $X=$ do not care

## 8 Application and Implementation

## Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. Tl's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

In this application, three 2-input OR gates are combined to produce a 4-input OR gate function as shown in Typical Application Block Diagram. The fourth gate can be used for another application in the system, or the inputs can be grounded and the channel left unused.

The SN74AHC1G32-Q1 device is used to directly control the enable pin of a fan driver. The fan driver requires only one input signal to be HIGH before being enabled, and should be disabled in the event that all signals go LOW. The 4-input OR gate function combines the four individual overheat signals into a single active-high enable signal.
Temperature sensors can often be spread throughout a system rather than being in a centralized location. This would mean longer length traces or wires to pass signals through leading to slower edge transitions. This makes the SN74AHC1G32-Q1 useful for combining the incoming signals.

### 8.2 Typical Application



Figure 8-1. Typical Application Block Diagram

### 8.2.1 Design Requirements

### 8.2.2 Detailed Design Procedure

1. Add a decoupling capacitor from $\mathrm{V}_{\mathrm{Cc}}$ to GND. The capacitor needs to be placed physically close to the device and electrically close to both the $\mathrm{V}_{\mathrm{CC}}$ and GND pins. An example layout is shown in the Layout section.
2. Ensure the capacitive load at the output is $\leq 50 \mathrm{pF}$. This is not a hard limit; by design, however, it will optimize performance. This can be accomplished by providing short, appropriately sized traces from the SN74AHC1G32-Q1 to one or more of the receiving devices.
3. Ensure the resistive load at the output is larger than $\left(\mathrm{V}_{\mathrm{CC}} / \mathrm{I}_{\mathrm{O}(\max )}\right) \Omega$. Doing this will prevent the maximum output current from the Absolute Maximum Ratings from being violated. Most CMOS inputs have a resistive load measured in $\mathrm{M} \Omega$; much larger than the minimum calculated previously.
4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation.

### 8.2.3 Application Curves



Figure 8-2. Application Timing Diagram

### 8.3 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Recommended Operating Conditions. Each $\mathrm{V}_{\mathrm{CC}}$ terminal should have a good bypass capacitor to prevent power disturbance. A $0.1-\mu \mathrm{F}$ capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The $0.1-\mu \mathrm{F}$ and $1-\mu \mathrm{F}$ capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example.

### 8.4 Layout

### 8.4.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $\mathrm{V}_{\mathrm{cc}}$, whichever makes more sense for the logic function or is more convenient.

### 8.4.2 Layout Example



Figure 8-3. Example Layout for the SN74AHC1G32-Q1

## 9 Device and Documentation Support

### 9.1 Documentation Support

### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Implications of Slow or Floating CMOS Inputs


### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Subscribe to updates to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

TI E2E ${ }^{T M}$ support forums are an engineer's go-to source for fast, verified answers and design help - straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute Tl specifications and do not necessarily reflect TI's views; see Tl's Terms of Use.

### 9.4 Trademarks

TI E2E ${ }^{\text {TM }}$ is a trademark of Texas Instruments.
All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision C (October 2023) to Revision D (January 2024) ..... Page

- Added ESD classifications to Features section. ..... 1
- Updated RӨJA values: DBV = 206 to 278, all values in ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ..... 5
Changes from Revision B (April 2008) to Revision C (October 2023) ..... Page
- Updated R日JA values: DCK = 252 to 289.2, all values in ${ }^{\circ} \mathrm{C} / \mathrm{W}$ .....  .5


## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74AHC1G32QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 125 | 39DH | Samples |
| SN74AHC1G32QDCKRQ1 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 10F | Samples |
| SN74AHC1G32TDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | A32U | Samples |
| SN74AHC1G32TDCKRQ1 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | AGU | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free",
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000$ ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF SN74AHC1G32-Q1 :

- Catalog : SN74AHC1G32

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product


## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :--- | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74AHC1G32QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| SN74AHC1G32QDCKRQ1 | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 |
| SN74AHC1G32TDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| SN74AHC1G32TDCKRQ1 | SC70 | DCK | 5 | 3000 | 179.0 | 8.4 | 2.2 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74AHC1G32QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 |
| SN74AHC1G32QDCKRQ1 | SC70 | DCK | 5 | 3000 | 190.0 | 190.0 | 30.0 |
| SN74AHC1G32TDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 200.0 | 183.0 | 25.0 |
| SN74AHC1G32TDCKRQ1 | SC70 | DCK | 5 | 3000 | 200.0 | 183.0 | 25.0 |



ALTERNATIVE PACKAGE SINGULATION VIEW

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Refernce JEDEC MO-178.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
5. Support pin may differ or may not be present.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:15X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Refernce JEDEC MO-203.
4. Support pin may differ or may not be present.
5. Lead width does not comply with JEDEC.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE BASED ON 0.125 THICK STENCIL SCALE:18X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2024, Texas Instruments Incorporated

