





**SN74CBT3383C** 

SCDS175A - SEPTEMBER 2004 - REVISED DECEMBER 2022

# SN74CBT3383C 10-Bit FET Bus-Exchange Switch 5-V Bus Switch With -2-V Undershoot Protection

#### 1 Features

- Undershoot protection for off-isolation on A and B ports up to -2 V
- Bidirectional data flow, with near-zero propagation
- Low on-state resistance  $(r_{on})$  characteristics  $(r_{on})$ 3 Ω typical)
- Low input output capacitance minimizes loading and signal distortion (Cio (OFF) = 8 pF typical)
- Data and control inputs provide undershoot clamp diodes
- Low power consumption (ICC =  $3 \mu A$  maximum)
- V<sub>CC</sub> operating range from 4 V to 5.5 V data I/Os support 0 to 5-V signaling levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, and 5-V)
- Control inputs can be driven by TTL or 5-V/3.3-V CMOS outputs
- loff supports partial-power-down mode operation
- Latch-up performance exceeds 100 mA per JESD 78, Class II
- ESD performance tested per JESD 22- 2000-V Human-Body Model (A114-B, Class II)- 1000-V Charged-Device Model (C101)
- Supports both digital and analog applications: PCI interface, memory interleaving, bus isolation, lowdistortion signal gating



Logic Diagram (Positive Logic)

# 2 Applications

- Enterprise servers
- **Ethernet switches**
- Routers
- Servers
- **Industrial PCs**

# 3 Description

The SN74CBT3383C is a high-speed TTL-compatible FET bus-exchange switch with low ON-state resistance (ron), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3383C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state.

The SN74CBT3383C is organized as a 10-bit bus switch, or as a 5-bit bus-exchange switch with a single output-enable (BE) input that provides data exchanging between four signal ports. The select (BX) input controls the data path of the bus-exchange switch. When BE is low, the A port is connected to the B port, allowing bidirectional data flow between ports. When BE is high, a high-impedance state exists between the A and B ports.

**Package Information** 

| PART NUMBER  | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)    |
|--------------|------------------------|--------------------|
|              | DBQ (SSOP, 24)         | 8.65 mm × 3.90 mm  |
| SN74CBT3383C | DW (SOIC, 24)          | 15.40 mm × 7.50 mm |
|              | PW (TSSOP, 24)         | 7.80 mm × 4.40 mm  |

For all available packages, see the orderable addendum at the end of the data sheet.



Simplified Schematic, Each FET Switch (SW)



# **Table of Contents**

| 1 Features1                           | 9.3 Feature Description10                              |
|---------------------------------------|--------------------------------------------------------|
| 2 Applications1                       | 9.4 Device Functional Modes10                          |
| 3 Description                         | 10 Application and Implementation 11                   |
| 4 Revision History2                   | 10.1 Application Information11                         |
| 5 Description (continued)3            | 10.2 Typical Application11                             |
| 6 Pin Configuration and Functions4    | 11 Power Supply Recommendations12                      |
| 7 Specifications5                     | 12 Layout13                                            |
| 7.1 Absolute Maximum Ratings5         | 12.1 Layout Guidelines13                               |
| 7.2 ESD Ratings5                      | 12.2 Layout Example13                                  |
| 7.3 Recommended Operating Conditions5 | 13 Device and Documentation Support14                  |
| 7.4 Thermal Information6              | 13.1 Receiving Notification of Documentation Updates14 |
| 7.5 Electrical Characteristics6       | 13.2 Support Resources14                               |
| 7.6 Switching Characteristics7        | 13.3 Trademarks14                                      |
| 7.7 Undershoot Characteristics7       | 13.4 Electrostatic Discharge Caution14                 |
| 8 Parameter Measurement Information8  | 13.5 Glossary14                                        |
| 9 Detailed Description9               | 14 Mechanical, Packaging, and Orderable                |
| 9.1 Overview9                         | Information14                                          |
| 9.2 Functional Block Diagram9         |                                                        |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (September 2004) to Revision A (December 2022)                               | Page |
|---|-----------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document      | 1    |
| • | Added the Applications, Pin Configuration and Functions, ESD Ratings, Thermal Information, Detailed |      |
|   | Description, Application and Implementation, Power Supply Recommendation, and Layout sections       | 1    |
| • | Removed the DGV and DB package information from the data sheet due to (RLOI)                        | 1    |
| • | Updated the Design Requirements section                                                             | 11   |
|   |                                                                                                     |      |



# 5 Description (continued)

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down,  $\overline{\text{BE}}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.



# **6 Pin Configuration and Functions**



Figure 6-1. DBQ, DW, or PW Package, 24-Pin SSOP, SOIC, and TSSOP (Top View)

**Table 6-1. Pin Functions** 

| PIN             |     | TVDE(1)             | DECODINE                                                                                                                                          |  |  |
|-----------------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME            | NO. | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                       |  |  |
| BE              | 1   | ı                   | Active-low input enable pin                                                                                                                       |  |  |
| 1B1             | 2   | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 1A1             | 3   | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 1A2             | 4   | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 1B2             | 5   | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 2B1             | 6   | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 2A1             | 7   | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 2A2             | 8   | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 2B2             | 9   | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 3B1             | 10  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 3A1             | 11  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| GND             | 12  | G                   | Ground                                                                                                                                            |  |  |
| BX              | 13  | ı                   | Select pin. This controls the data path of the bus exchange. When BX is low xA1 = xB1 and xA2 port = xB2. When BX is high xA1 = xB2 and xA2 = xB1 |  |  |
| 3A2             | 14  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 3B2             | 15  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 4B1             | 16  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 4A1             | 17  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 4A2             | 18  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 4B2             | 19  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 5B1             | 20  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 5A1             | 21  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 5A2             | 22  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| 5B2             | 23  | I/O                 | I/O pin, can be input or output                                                                                                                   |  |  |
| V <sub>CC</sub> | 24  | Р                   | Power pin                                                                                                                                         |  |  |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1) (2) (3) (4) (5) (6)

|                                                             |                                                     | MIN  | MAX | UNIT  |
|-------------------------------------------------------------|-----------------------------------------------------|------|-----|-------|
| Supply voltage                                              | range, V <sub>CC</sub>                              | -0.5 | 7   | V     |
| Control input vo                                            | oltage range, V <sub>IN</sub> (see notes 1 and 2)   | -0.5 | 7   | V     |
| Switch I/O volta                                            | age range, V <sub>I/O</sub> (see notes 1, 2, and 3) | -0.5 | 7   | V     |
| Control input cla                                           | amp current, I <sub>IK</sub> (V <sub>IN</sub> < 0)  | -50  |     | mA    |
| I/O port clamp current, $I_{I/OK}(V_{I/O} < 0)$             |                                                     | -50  |     | mA    |
| ON-state switch current, I <sub>I/O</sub> (see note 4)      |                                                     | 128  |     | mA    |
| Continuous current through V <sub>CC</sub> or GND terminals |                                                     | 100  |     | mA    |
| Package therm                                               | al impedance, θ <sub>JA</sub> (see note 5):         |      |     |       |
|                                                             | DBQ package                                         | 61   |     | °C /W |
|                                                             | DW package                                          | 46   |     | °C /W |
|                                                             | PW package                                          | 88   |     | °C /W |
| T <sub>stg</sub>                                            | Storage temperature                                 | -65  | 150 | °C    |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

- (2) All voltage values are with respect to network ground terminal GND.
- (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .
- (5) I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>.
- (6) The package thermal impedance is calculated in accordance with JESD 51-7.

### 7.2 ESD Ratings

|                           |                                    |                                                                                | VALUE | UNIT                                  |
|---------------------------|------------------------------------|--------------------------------------------------------------------------------|-------|---------------------------------------|
| V                         | Electrostatic                      | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 | V                                     |
| V <sub>(ESD)</sub> discha | discharge Charged-device model (CD | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                  | MIN | MAX | UNIT |
|------------------|----------------------------------|-----|-----|------|
| V <sub>CC</sub>  | Supply voltage                   | 4   | 5.5 | V    |
| V <sub>IH</sub>  | High-level control input voltage | 2   | 5.5 | V    |
| V <sub>IL</sub>  | Low-level control input voltage  | 0   | 0.8 | V    |
| V <sub>I/O</sub> | Data input/output voltage        | 0   | 5.5 | V    |
| T <sub>A</sub>   | Operating free-air temperature   | -40 | 85  | °C   |

<sup>(1)</sup> All unused control input of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs.

Copyright © 2022 Texas Instruments Incorporated

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                       |                                           | 8             |           |               |      |
|-----------------------|-------------------------------------------|---------------|-----------|---------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>             | DBQ<br>(SSOP) | DW (SOIC) | PW<br>(TSSOP) | UNIT |
|                       |                                           | 24 PINS       | 24 PINS   | 24 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance    | 61.0          | 46.0      | 88.0          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 22.1          | 19.9      | 26.5          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance      | _             | 19.33     | _             | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)(1)

| PARAMETER                       |                | TES                                                    | TEST CONDITIONS                                                                                                                     |                                          |  | TYP <sup>(2)</sup> | MAX  | UNIT |  |
|---------------------------------|----------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--------------------|------|------|--|
| V <sub>IK</sub>                 | Control inputs | V <sub>CC</sub> = 4.5 V,                               | I <sub>IN</sub> = -18 mA                                                                                                            |                                          |  |                    | -1.8 | V    |  |
| V <sub>IKU</sub>                | Data inputs    | V <sub>CC</sub> = 5 V,                                 | $\begin{array}{l} 0 \text{ mA} > I_{\text{I}} \geq \\ -50 \text{ mA}, V_{\text{IN}} = \\ V_{\text{CC}} \text{ or GND}, \end{array}$ | Switch OFF                               |  |                    | -2   | V    |  |
| I <sub>IN</sub>                 | Control inputs | V <sub>CC</sub> = 5.5 V,                               | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                            |                                          |  |                    | ±1   | mA   |  |
| IOZ‡ <sup>(3)</sup>             |                | V <sub>CC</sub> = 5.5 V,                               | V <sub>O</sub> = 0 to 5.5<br>V,<br>V <sub>I</sub> = 0,                                                                              | Switch OFF,<br>VIN= VCC or<br>GND        |  |                    | ±10  | mA   |  |
| l <sub>off</sub>                |                | V <sub>CC</sub> = 0,                                   | V <sub>O</sub> = 0 to 5.5<br>V,                                                                                                     | VI= 0                                    |  |                    | 10   | mA   |  |
| I <sub>CC</sub>                 |                | V <sub>CC</sub> = 5.5 V,                               | I <sub>I/O</sub> = 0,<br>V <sub>IN</sub> = V <sub>CC</sub> or<br>GND,                                                               | Switch ON or<br>OFF                      |  |                    | 3    | mA   |  |
| ΔI <sub>CC</sub> <sup>(4)</sup> | Control inputs | V <sub>CC</sub> = 5.5 V,                               | One input at 3.4 V,                                                                                                                 | Other inputs at V <sub>CC</sub> or GND   |  |                    | 2.5  | mA   |  |
| C <sub>in</sub>                 | Control inputs | V <sub>IN</sub> = 3 V or 0                             |                                                                                                                                     |                                          |  | 3.5                |      | pF   |  |
| C <sub>io</sub> (OFF)           |                | V <sub>I/O</sub> = 3 V or 0,                           | Switch OFF,                                                                                                                         | V <sub>IN</sub> = V <sub>CC</sub> or GND |  | 8                  |      | pF   |  |
| C <sub>io</sub> (ON)            |                | V <sub>I/O</sub> = 3 V or 0,                           | Switch ON,                                                                                                                          | V <sub>IN</sub> = V <sub>CC</sub> or GND |  | 18.5               |      | pF   |  |
|                                 |                | V <sub>CC</sub> = 4 V,<br>TYP at V <sub>CC</sub> = 4 V | V <sub>I</sub> = 2.4 V,                                                                                                             | I <sub>O</sub> = −15 mA                  |  | 8                  | 12   |      |  |
| r <sub>on</sub> <sup>(5)</sup>  |                | V <sub>CC</sub> = 4.5 V                                | VI= 0                                                                                                                               | I <sub>O</sub> = 64 mA                   |  | 3                  | 6    | Ω    |  |
| •                               |                |                                                        |                                                                                                                                     | I <sub>O</sub> = 30 mA                   |  | 3                  | 6    |      |  |
|                                 |                |                                                        | V <sub>I</sub> = 2.4 V,                                                                                                             | I <sub>O</sub> = −15 mA                  |  | 5                  | 10   |      |  |

- $\begin{array}{ll} \hbox{(1)} & V_{IN} \text{ and } I_{IN} \text{ erfer to control inptus. } V_I, \, V_O, \, I_I, \, \text{and } I_O \text{ refer to data pins.} \\ \hbox{(2)} & \text{All the typical values are at } V_{CC} = 5 \, \text{V (unless otherwise noted)}, \, T_A = 25 ^{\circ} \text{C}. \end{array}$
- (3) For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.
- This is the increase in supply current for each input that is at the specified voltage level, rather than  $V_{CC}$  or GND.
- Measured by the voltage drop between the A and B terminals at the indicated current through the switch. The lower of the voltages of the two (A or B) terminals determines the ON-state resistance.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# 7.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                      | FROM (INPUT) | TO (OUTPUT) | VCC= 4 V |      | VCC= 5<br>V ± 0.5 V |      | UNIT |
|--------------------------------|--------------|-------------|----------|------|---------------------|------|------|
|                                |              |             | MIN      | MAX  | MIN                 | MAX  |      |
| t <sub>pd</sub> <sup>(1)</sup> | A or B       | B or A      |          | 0.24 |                     | 0.15 | ns   |
| t <sub>pd(s)</sub>             | BX           | A or B      |          | 5.8  | 1                   | 5.3  | ns   |
| t <sub>en</sub>                | BE           | A or B      |          | 6.3  | 1                   | 5.8  | ns   |
| t <sub>dis</sub>               | BE           | A or B      |          | 6    | 1                   | 6    | ns   |

<sup>(1)</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

### 7.7 Undershoot Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER         | TEST CONDITIONS          |             |                                             | MIN | TYP <sup>(1)</sup>    | MAX | UNIT |
|-------------------|--------------------------|-------------|---------------------------------------------|-----|-----------------------|-----|------|
| V <sub>OUTU</sub> | V <sub>CC</sub> = 5.5 V, | Switch OFF, | V <sub>IN</sub> = V <sub>CC</sub> or<br>GND | 2   | V <sub>OH</sub> - 0.3 |     | V    |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V (unless otherwise noted),  $T_A$  = 25 °C.

#### **8 Parameter Measurement Information**



Figure 8-1. Device Test Setup



Figure 8-2. Transient Input Voltage (V<sub>I</sub>) and Output **Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF)** 



- C<sub>1</sub> includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.

VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES

- All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 2.5 \text{ ns.}$   $t_f \leq 2.5 \text{ ns.}$ C.
- The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- $t_{\mbox{\scriptsize PZL}}$  and  $t_{\mbox{\scriptsize PZH}}$  are the same as  $t_{\mbox{\scriptsize en}}.$ F.
- t<sub>PLH</sub> and t<sub>PHL</sub> are the same as one or more t<sub>pds</sub>. The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).
- All parameters and waveforms are not applicable to all devices.

Figure 8-3. Test Circuit and Voltage Waveforms

# 9 Detailed Description

### 9.1 Overview

The SN74CBT3383C provides ten high-speed CMOS TTL-compatible bus switches. The low ON-resistance of the SN74CBT3383C allows inputs to be connected to outputs without adding propagation delay and without generating additional ground bounce noise. The Bus Enable ( $\overline{\text{BE}}$ ) signal turns the switches on. The Bus Exchange (BX) signal provides nibble swap of the 1A and 1B pairs of signals. This exchange configuration allows byte swapping of buses in systems. It can also be used as a 5-wide, 2-to-1 multiplexer, to create low delay barrel shifters, and so forth.

Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3383C provides protection for undershoot up to -2 V by sensing and undershoot event and ensuring that the switch remains in the proper OFF state.

#### 9.2 Functional Block Diagram



# **9.3 Feature Description**

#### 9.3.1 Bidirectional Data Flow With Near-Zero Propagation Delay

The SN74CBT3383C features a low propagation delay or  $t_{pd}$  that works great for multiple rail information transfer (for example, from 1A1 to 1B1 and 1A2 to 1B2). However, the SN74CBT3383C also features BUS exchange functionality, which allows for bidirectional data transfers from the inputs and outputs connected on the B side. By enabling the BX pin, the outputs are now crossed or exchanged. Data can now flow from 1A1 to 1B2 and 1A2 to 1B1 with little to no propagation delay. This can be used to enable byte swapping of buses within a system or to create a 5-wide, 2-to-1 multiplexer.

#### 9.4 Device Functional Modes

Table 9-1. Function Table (Each 5-Bit Bus-Exchange)

| INP | UTS | INPUTS/0  | FUNCTION  |                                         |
|-----|-----|-----------|-----------|-----------------------------------------|
| BE  | вх  | 1A1 – 5A1 | 1A2 – 5A2 | FONCTION                                |
| L   | L   | 1B1 – 5B1 | 1B2 – 5B2 | A1 port = B1 port,<br>A2 port = B2 port |
| L   | Н   | 1B2 – 5B2 | 1B1 – 5B1 | A1 port = B2 port,<br>A2 port = B1 port |
| Н   | Х   | Z         | Z         | Disconnect                              |

Submit Document Feedback

# 10 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 10.1 Application Information

The SN74CBT3383C can be used to multiplex up to 5 channels simultaneously in a 2:1 configuration. Figure 10-1 shows a 2-bit bus being multiplexed between two devices. The  $\overline{\text{BE}}$  and BX pins are used to control the chip from the bus controller. This is a very generic example, and could apply to many situations. If an application requires only one bit control or exchange, then remember to tie the unused bit to high or low. By using another bus controller, exchange can be enabled across A1 and A2 to B1 and B2, allowing for greater system communication.

#### 10.2 Typical Application



Figure 10-1. 1:2 Multiplexer or Bus and Selector Using 1 Bus Controller

#### 10.2.1 Design Requirements

- 1. Recommended input conditions:
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the Recommended Operating Conditions section.
- 2. Recommended output conditions:
  - Load currents must not exceed 128 mA per channel.
- 3. Frequency selection criteria:
  - Added trace resistance and capacitance can reduce maximum frequency capability; use layout practices
    as directed in the Layout section.

Copyright © 2022 Texas Instruments Incorporated

#### 10.2.2 Detailed Design Procedure

The 2-bit bus is connected directly to 1A1 and 1A2 on the SN74CBT3383C, which essentially combines in the bus controller to form a single input or split bus bits. When  $\overline{BE}$  is low and BX is low, the selected bus uses 1A1 and 1B1 as inputs and outputs. This means that Device 1 is connected to the bus controller and Device 2 is connected to Device 3 when  $\overline{BE}$  is low and BX is low. While keeping  $\overline{BE}$  low and BX high, communication is enabled from the bus controller to Device 2 and from Device 1 to Device 3. This setup is especially useful when two controllers or devices need to share the same data from Device 1 and Device 2 and the bus addresses are limited or hard coded.

The 0.1- $\mu$ F capacitor on  $V_{CC}$  is a decoupling capacitor and should be placed as close to the device as possible.

#### 10.2.3 Application Curve



Figure 10-2. Propagation Delay (tpd) Simulation Results

#### 11 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in the *Recommended Operating Conditions* table. Each  $V_{CC}$  terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If multiple pins are labeled  $V_{CC}$ , then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each  $V_{CC}$  because the  $V_{CC}$  pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

# 12 Layout

# 12.1 Layout Guidelines

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of the trace width. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 12-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

# 12.2 Layout Example



Figure 12-1. Trace Example

# 13 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 13.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 13.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 13-May-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| SN74CBT3383CDBQR | ACTIVE     | SSOP         | DBQ                | 24   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | CBT3383C                | Samples |
| SN74CBT3383CDW   | ACTIVE     | SOIC         | DW                 | 24   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CBT3383C                | Samples |
| SN74CBT3383CDWR  | ACTIVE     | SOIC         | DW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CBT3383C                | Samples |
| SN74CBT3383CPWR  | ACTIVE     | TSSOP        | PW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CU383C                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

www.ti.com 13-May-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74CBT3383CDBQR | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74CBT3383CDWR  | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74CBT3383CPWR  | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 5-Dec-2023



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SN74CBT3383CDBQR | SSOP         | DBQ             | 24   | 2500 | 356.0       | 356.0      | 35.0        |  |
| SN74CBT3383CDWR  | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |  |
| SN74CBT3383CPWR  | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

### **TUBE**



#### \*All dimensions are nominal

|   | Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |
|---|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|--|
| ı | SN74CBT3383CDW | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |  |

DBQ (R-PDSO-G24)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated