

Technical documentation



Support & training



# SN74CBTU4411 11-Bit 1-of-4 Multiplexer or Demultiplexer 1.8-V DDR-II Switch With Charge Pump and Precharged Outputs

# 1 Features

- Supports SSTL 18 signaling levels
- Suitable for DDR-II applications
- ٠ D-port outputs are precharged by bias voltage (V<sub>BIAS</sub>)
- Internal termination for control inputs
- High bandwidth (400 MHz minimum)
- Low and flat ON-state resistance (ron) characteristics, ( $r_{on}$  = 17  $\Omega$  maximum)
- Internal 400-Ω pulldown resistors
- Low differential and rising or falling edge skew
- Latch-up performance exceeds 100 mA per JESD 78. Class II

# 2 Applications

- ATCA solutions
- Automated external defibrillators
- Adaptive lighting
- Blood gas analyzers: portable
- Bluetooth headsets
- CT scanners
- Cameras: surveillance analog •
- Chemical and gas sensors
- DLP 3D machine vision and optical networking



The SN74CBTU4411 device is a high-bandwidth, SSTL\_18 compatible FET multiplexer/demultiplexer with low ON-state resistance (ron). The device uses an internal charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ron. The low and flat ron allows for minimal propagation delay and supports rail-to-rail signaling on data input/output (I/O) ports. The device also features very low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Matched ron and I/O capacitance among channels results in extremely low differential and rising or falling edge skew. This allows the device to show optimal performance in DDR-II applications.

### Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE    | BODY SIZE         |
|-----------------|------------|-------------------|
| SN74CBTU4411ZST | NFBGA (72) | 7.00 mm × 7.00 mm |

For all available packages, see the orderable addendum at (1)the end of the data sheet.



- Applicable for ports H0 through H9 Α.
- B. Applicable for ports D0 through D9
- C.  $r_3 + r_{on}$  (M3) = 400  $\Omega$  typical.
- D. EN is the internal enable signal applied to the switch. Simplified Schematic, Each FET Switch (SW1)



- EN DQS1, EN DQS2, EN1, and EN2 are the internal enable Α. signals applied to the switch.
- $r_4 + r_{on} (M4) = 1 k\Omega$  typical. Β.
- $r_5 + r_{on}$  (M5) = 400  $\Omega$  typical. C.
- D.  $r_6 + r_{on}$  (M6) = 2.3 k $\Omega$  typical.

Simplified Schematic, Each FET Switch (SW2)





# **Table of Contents**

| 1 Features1                            |
|----------------------------------------|
| 2 Applications1                        |
| 3 Description1                         |
| 4 Revision History                     |
| 5 Pin Configuration and Functions      |
| 6 Specifications                       |
| 6.1 Absolute Maximum Ratings6          |
| 6.2 ESD Ratings                        |
| 6.3 Recommended Operating Conditions   |
| 6.4 Thermal Information7               |
| 6.5 Electrical Characteristics7        |
| 6.6 Switching Characteristics8         |
| 6.7 Typical Characteristic8            |
| 7 Parameter Measurement Information    |
| 7.1 Enable and Disable Times9          |
| 7.2 Skew and Propagation Delay Times10 |
| 8 Detailed Description                 |
| 8.1 Overview                           |
| 8.2 Functional Block Diagram 11        |

| 8.3 Feature Description                              | .12 |
|------------------------------------------------------|-----|
| 8.4 Device Functional Modes                          | .12 |
| 9 Application and Implementation                     |     |
| 9.1 Application Information                          |     |
| 9.2 Typical Application                              |     |
| 10 Power Supply Recommendations                      |     |
| 11 Layout                                            | 15  |
| 11.1 Layout Guidelines                               | 15  |
| 11.2 Layout Example                                  |     |
| 12 Device and Documentation Support                  | .16 |
| 12.1 Documentation Support                           | 16  |
| 12.2 Receiving Notification of Documentation Updates |     |
| 12.3 Support Resources                               | 16  |
| 12.4 Trademarks                                      | 16  |
| 13 Electrostatic Discharge Caution                   | 16  |
| 14 Glossary                                          | 16  |
| 15 Mechanical, Packaging, and Orderable              |     |
| Information                                          | 16  |
|                                                      |     |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision B (April 2018) to Revision C (September 2021)                             | Page |
|---|------------------------------------------------------------------------------------------------|------|
|   | Updated the numbering format for tables, figures, and cross-references throughout the document |      |
| • | Updated the data sheet with inclusive terminology                                              | 1    |
| С | hanges from Revision A (February 2016) to Revision B (April 2018)                              | Page |

### Changes from Revision A (February 2016) to Revision B (April 2018)

Changed the V<sub>BIAS</sub> MAX value From:  $0.33 \times V_{DD}$  To:  $V_{DD}$  in the *Recommended Operating Conditions* table.... 6

| Changes from Revision * | (April 2005) to Revision A (February 2016) |  |
|-------------------------|--------------------------------------------|--|
|                         |                                            |  |

- Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section......1

Page



# **5** Pin Configuration and Functions



Figure 5-1. ZST Package 72-Pin NFBGA Top View

### Table 5-1. Pin Functions

| PIN  |     | TYPE <sup>(1)</sup> | DESCRIPTION |  |  |
|------|-----|---------------------|-------------|--|--|
| NAME | NO. |                     | DESCRIPTION |  |  |
| 0D0  | A4  | I/O                 | D0 port0    |  |  |
| 0D1  | B7  | I/O                 | D1 port0    |  |  |
| 0D2  | A10 | I/O                 | D2 port0    |  |  |
| 0D3  | C10 | I/O                 | D3 port0    |  |  |
| 0D4  | F11 | I/O                 | D4 port0    |  |  |

Copyright © 2021 Texas Instruments Incorporated



### Table 5-1. Pin Functions (continued)

| PIN |                                |                     |                                 |  |
|-----------------------------------------|--------------------------------|---------------------|---------------------------------|--|
| NAME                                    | NO.                            | TYPE <sup>(1)</sup> | DESCRIPTION                     |  |
| 0D5                                     | J11                            | I/O                 | D5 port0                        |  |
| 0D6                                     | K9                             | I/O                 | D6 port0                        |  |
| 0D7                                     | K6                             | I/O                 | D7 port0                        |  |
| 0D8                                     | K4                             | I/O                 | D8 port0                        |  |
| 0D9                                     | K1                             | I/O                 | D9 port0                        |  |
| 0D10                                    | G1                             | I/O                 | D10 port0                       |  |
| 1D0                                     | A5                             | I/O                 | D0 port1                        |  |
| 1D1                                     | A7                             | I/O                 | D1 port1                        |  |
| 1D2                                     | A11                            | I/O                 | D2 port1                        |  |
| 1D3                                     | D11                            | I/O                 | D3 port1                        |  |
| 1D4                                     | G11                            | I/O                 | D4 port1                        |  |
| 1D5                                     | J10                            | I/O                 | D5 port1                        |  |
| 1D6                                     | L9                             | I/O                 | D6 port1                        |  |
| 1D7                                     | L6                             | I/O                 | D7 port1                        |  |
| 1D8                                     | L3                             | I/O                 | D8 port1                        |  |
| 1D9                                     | J1                             | I/O                 | D9 port1                        |  |
| 1D10                                    | F1                             | I/O                 | D10 port1                       |  |
| 2D0                                     | A6                             | I/O                 | D0 port2                        |  |
| 2D1<br>2D2                              | A8<br>B11                      | I/O<br>I/O          | D1 port2                        |  |
| 2D2<br>2D3                              | E10                            | 1/O                 | D2 port2<br>D3 port2            |  |
| 2D3<br>2D4                              | E 10<br>H10                    | 1/O                 | D4 port2                        |  |
| 2D4<br>2D5                              | K11                            | 1/O                 | D5 port2                        |  |
| 2D5<br>2D6                              | L8                             | 1/O                 | D6 port2                        |  |
| 2D0<br>2D7                              | L5                             | I/O                 | D7 port2                        |  |
| 2D8                                     | L2                             | I/O                 | D8 port2                        |  |
| 2D9                                     | H2                             | I/O                 | D9 port2                        |  |
| 2D10                                    | E1                             | I/O                 | D10 port2                       |  |
| 3D0                                     | B6                             | I/O                 | D0 port3                        |  |
| 3D1                                     | A9                             | I/O                 | D1 port3                        |  |
| 3D2                                     | C11                            | I/O                 | D2 port3                        |  |
| 3D3                                     | E11                            | I/O                 | D3 port3                        |  |
| 3D4                                     | H11                            | I/O                 | D4 port3                        |  |
| 3D5                                     | L11                            | I/O                 | D5 port3                        |  |
| 3D6                                     | L7                             | I/O                 | D6 port3                        |  |
| 3D7                                     | L4                             | I/O                 | D7 port3                        |  |
| 3D8                                     | L1                             | I/O                 | D8 port3                        |  |
| 3D9                                     | H1                             | I/O                 | D9 port3                        |  |
| 3D10                                    | E2                             | I/O                 | D10 port3                       |  |
| DQS_EN                                  | A2                             | I                   | D10 port output voltage control |  |
| ENn                                     | C2                             | I                   | Active low enable input         |  |
| GND                                     | B4, B9, F10,<br>K7, K2, G2, D2 | Р                   | Ground                          |  |
| H0                                      | В5                             | I/O                 | H port0                         |  |
| H1                                      | B8                             | I/O                 | H port1                         |  |



## Table 5-1. Pin Functions (continued)

| PIN               |             | TYPE <sup>(1)</sup> | DESCRIPTION               |
|-------------------|-------------|---------------------|---------------------------|
| NAME              | NO.         |                     | DESCRIPTION               |
| H2                | B10         | I/O                 | H port2                   |
| H3                | D10         | I/O                 | H port3                   |
| H4                | G10         | I/O                 | H port4                   |
| H5                | K10         | I/O                 | H port5                   |
| H6                | K8          | I/O                 | H port6                   |
| H7                | K5          | I/O                 | H port7                   |
| H8                | K3          | I/O                 | H port8                   |
| H9                | J2          | I/O                 | H port9                   |
| H10               | F2          | I/O                 | H port10                  |
| S0                | B2          | I                   | Select input control      |
| S1                | A1          | I                   | Select input control      |
| TC                | B1          | I                   | Termination control input |
| V <sub>BIAS</sub> | D1          | Р                   | Bias voltage              |
| V <sub>DD</sub>   | A3, B3, L10 | Р                   | Power supply              |
| V <sub>REF</sub>  | C1          | Р                   | Reference voltage         |

(1) I = input, O = output, I/O = input and output, P = power



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                 |                                            | MIN  | MAX  | UNIT |
|-------------------|-------------------------------------------------|--------------------------------------------|------|------|------|
| V <sub>DD</sub>   | Supply voltage                                  |                                            | -0.5 | 2.5  | V    |
| V <sub>IN</sub>   | Control input voltage <sup>(2) (3)</sup>        |                                            | -0.5 | 2.5  | V    |
| V <sub>I/O</sub>  | Switch I/O voltage <sup>(2) (3) (4)</sup>       |                                            | -0.5 | 2.5  | V    |
| I <sub>IK</sub>   | Control input clamp current                     | V <sub>IN</sub> < 0 or V <sub>IN</sub> > 0 |      | ±50  | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                          | $V_{I/O} < 0 \text{ or } V_{I/O} > 0$      |      | ±50  | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>          |                                            |      | ±100 | mA   |
|                   | Continuous current through $V_{DD}$ or GND pins | 3                                          |      | ±100 | mA   |
| TJ                | Junction temperature                            |                                            |      | 150  | °C   |
| T <sub>stg</sub>  | Storage temperature                             |                                            | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 6.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to ground unless otherwise specified.

(3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(4)  $V_{I}$  and  $V_{O}$  are used to denote specific conditions for  $V_{I/O}$ .

(5)  $I_I$  and  $I_O$  are used to denote specific conditions for  $I_{I/O}$ .

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2500 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HGM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                  |                | MIN                       | NOM                 | MAX                        | UNIT |  |
|-------------------|----------------------------------|----------------|---------------------------|---------------------|----------------------------|------|--|
| V <sub>DD</sub>   | Supply voltage                   |                | 1.7                       | 1.8                 | 1.9                        | V    |  |
| V <sub>REF</sub>  | Reference supply voltage         |                | 0.49 × V <sub>DD</sub>    | $0.5 \times V_{DD}$ | 0.51 × V <sub>DD</sub>     | V    |  |
| V <sub>BIAS</sub> | BIAS supply voltage              |                | 0                         | $0.3 \times V_{DD}$ | V <sub>DD</sub>            | V    |  |
| V                 | High-level control input voltage | S              | V <sub>REF</sub> + 250 mV |                     |                            | V    |  |
| VIH               |                                  | ĒN, TX, DQS_EN | 0.65 × V <sub>DD</sub>    |                     |                            | v    |  |
| V                 |                                  | S              |                           |                     | $V_{REF} - 250 \text{ mV}$ | V    |  |
| VIL               | Low-level control input voltage  | ĒN, TX, DQS_EN |                           |                     | $0.35 \times V_{DD}$       | v    |  |
| V <sub>I/O</sub>  | Data input/output voltage        |                | 0                         |                     | V <sub>DD</sub>            | V    |  |
| T <sub>A</sub>    | Operating free-air temperature   |                | 0                         |                     | 85                         | °C   |  |

 All unused control inputs of the device must be held at V<sub>DD</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).



## 6.4 Thermal Information

|                       |                                              | SN74CBTU4411 |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | ZST (NFBGA)  | UNIT |
|                       |                                              | 72 PINS      |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 97           | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 34.4         | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 67.2         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 2            | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 69.1         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | —            | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### **6.5 Electrical Characteristics**

Minimum and maximum limits apply for  $T_A = 0^{\circ}C$  to 85°C (unless otherwise noted). Typical limits apply for  $V_{DD} = 1.8$  V and  $T_A = 25^{\circ}C$  (unless otherwise noted).<sup>(1)</sup>

| PAI                                   | RAMETER                       | TEST CON                                                                            | MIN                                            | TYP       | MAX   | UNIT                      |    |  |
|---------------------------------------|-------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------|-----------|-------|---------------------------|----|--|
| V <sub>IK</sub> <sup>(2)</sup>        | Control inputs <sup>(3)</sup> | V <sub>DD</sub> = 1.7 V, I <sub>IN</sub> = -18 mA                                   |                                                |           | -1.8  | V                         |    |  |
| V <sub>BIAS_DQS</sub>                 | D10                           | $V_{DD}$ = 1.7 V, DQS_EN = $V_{DD}$                                                 | 1.1                                            |           | 1.275 | V                         |    |  |
| V <sub>OH</sub>                       | D10                           | $V_{DD}$ = 1.7 V, DQS_EN = $V_{DD}$ , EN                                            | ν̄ = V <sub>DD</sub> , I <sub>O</sub> = 100 μΑ |           | 1.6   | 1.8                       | V  |  |
| I <sub>IN</sub>                       | Control inputs <sup>(3)</sup> | $V_{DD}$ = 1.9 V, $V_{IN}$ = $V_{DD}$ or GND                                        |                                                |           |       | ±1                        | μA |  |
| I <sub>OZ</sub> <sup>(4)</sup>        |                               | $V_{DD}$ = 1.9 V, $V_{O}$ = 0 to 1.9 V, $V_{I}$ =                                   | = 0, Switch OFF, V <sub>BIAS</sub> open        |           |       | ±10                       | μA |  |
| Icc                                   |                               | $V_{DD}$ = 1.9 V, TC = GND, $\overline{EN}$ = G<br>switching at 50% duty cycles, Da |                                                |           | 0.7   | 2.5                       | mA |  |
|                                       |                               | EN = V <sub>DD</sub>                                                                |                                                |           | 500   | μA                        |    |  |
| I <sub>CCD</sub>                      |                               | $V_{DD}$ = 1.9 V, TC = GND, $\overline{EN}$ = G<br>switching at 50% duty cycle, Dat |                                                |           | 0.5   | mA/<br>MHz <sup>(5)</sup> |    |  |
|                                       | S port                        | V <sub>DD</sub> = 1.9 V, TC = GND, <del>EN</del> = G                                | 2.5                                            |           | 3.5   |                           |    |  |
| C <sub>in</sub>                       | EN, TC,<br>DQS_EN inputs      | V <sub>DD</sub> = 1.9 V, V <sub>IN</sub> = 0 or 1.9 V                               |                                                | 2.5       |       | pF                        |    |  |
| C <sub>io(OFF)</sub>                  | H port                        | $V_{I/O}$ = 0.5 × $V_{DD}$ ± 0.4 V, Switch                                          | OFF, V <sub>BIAS</sub> open                    |           |       | 2.5                       | pF |  |
| C <sub>io(ON)</sub>                   |                               | $V_{I/O}$ = 0.5 × $V_{DD}$ ± 0.4 V, Switch                                          |                                                |           | 4.6   | pF                        |    |  |
| r <sub>on</sub> <sup>(6)</sup>        |                               | $V_{DD} = 1.7 \text{ V}, \text{ V}_{I} = 0.5 \times \text{V}_{DD} \pm 0.5$          | 6                                              | 10        | 17    | Ω                         |    |  |
| Ar (7)                                |                               | $V_{DD}$ = 1.7 V, DQS_EN = $V_{DD}$ ,                                               | V <sub>I</sub> = 0.5 V <sub>DD</sub> ± 0.25 V  |           | 1.5   | 3                         | Ω  |  |
| ∆r <sub>on(flat)</sub> <sup>(7)</sup> |                               | I <sub>O</sub> = 10 mA                                                              | V <sub>I</sub> = 0.5 V <sub>DD</sub> ± 0.5 V   |           | 2.5   | 5                         | 12 |  |
| r <sub>term</sub>                     | S port                        | V <sub>DD</sub> = 1.7 V                                                             |                                                | 110       | 160   | 210                       | Ω  |  |
| r                                     | D0–D10                        | - V <sub>DD</sub> = 1.7 V                                                           | DQS_EN = GND                                   | 280       | 400   | 520                       | Ω  |  |
| r <sub>pulldown</sub>                 | D10                           | $v_{DD} - 1.7 v$                                                                    | $DQS_EN = V_{DD}, \overline{EN} = GND$         | 1600 2300 |       | 3000                      | Ω  |  |
| r <sub>pullup</sub>                   | D10                           | $V_{DD}$ = 1.7 V, DQS_EN = $V_{DD}$ , EN                                            | N = GND                                        | 700       | 1000  | 1300                      | Ω  |  |

(1)  $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data pins.

(2) V<sub>IK</sub> refers to the clamp voltage due to the internal diode, which is connected from each control input to GND.

(3) For the leakage current test on S0 and S1, EN and TC inputs are set to low.

(4) For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. I<sub>OZ</sub> applies only to the H port.

(5) This frequency of S0 and S1 inputs, for example, for a data I/O rate of 533 Mbit/s, with a burst of 4, the required frequency is for S0 or S1 input is ≅ 66 MHz (533/8). The total I<sub>CC</sub> due to switching S0, S1 will be approximately 27 mA (66 MHz × 0.4 mA/MHz).

(6) Measured by the voltage drop between the D and H pins at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (D or H) pins.

(7)  $\Delta r_{on(flat)}$  is the difference of maximum  $r_{on}$  and minimum  $r_{on}$  for a specific channel in a specific device.



## 6.6 Switching Characteristics

 $T_A = 0^{\circ}C$  to 85°C (unless otherwise noted) (see Figure 7-1 and Figure 7-2)

|                                                                        | PARAMETER             | TEST CONDITIONS                        | MIN | TYP | MAX  | UNIT  |
|------------------------------------------------------------------------|-----------------------|----------------------------------------|-----|-----|------|-------|
| f                                                                      | D or H port           |                                        | 400 |     |      | MHz   |
| f <sub>max</sub>                                                       | S port <sup>(1)</sup> |                                        | 84  |     |      | IVITZ |
| t <sub>pd</sub>                                                        | ·                     | From D or H (input) to D or H (output) |     | 297 |      | ps    |
| t <sub>en</sub> (t <sub>PZL</sub> , t <sub>PZH</sub> ) <sup>(2)</sup>  |                       | From S (input) to D (output)           | 750 |     | 2100 | ps    |
| t <sub>dis</sub> (t <sub>PLZ</sub> , t <sub>PHZ</sub> ) <sup>(2)</sup> |                       | From S (input) to D (output)           | 750 |     | 2100 | ps    |
| t <sub>osk</sub>                                                       |                       |                                        |     |     | 85   | ps    |
| t <sub>esk</sub>                                                       |                       |                                        |     | ·   | 40   | ps    |
| t <sub>start</sub> (3)                                                 | l.                    |                                        |     | 20  |      | μs    |

(1)  $\overline{EN} = GND, TC = GND$ 

(2) V<sub>BIAS</sub> = open

(3)  $t_{start}$  is the time required for the charge-pump circuit output voltage to reach a steady state value after V<sub>DD</sub> is applied.

# 6.7 Typical Characteristic



Figure 6-1. ON-State Resistance Across Temperature



# **7 Parameter Measurement Information**

### 7.1 Enable and Disable Times



| TEST                               | V <sub>DD</sub> | <b>T1</b> <sup>†</sup> | RL           | VI              | CL   | $v_\Delta$ |
|------------------------------------|-----------------|------------------------|--------------|-----------------|------|------------|
| tPLZ/tPZL                          | 1.8 V ± 0.1 V   | $2 \times V_{DD}$      | <b>1 k</b> Ω | GND             | 6 pF | 0.125 V    |
| <sup>t</sup> PHZ <sup>/t</sup> PZH | 1.8 V ± 0.1 V   | GND                    | <b>1 k</b> Ω | V <sub>DD</sub> | 6 pF | 0.125 V    |



#### <sup>†</sup>T1 is an external terminal.

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Output control applies to select (S0, S1) inputs.
- C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- D. All input pulses are supplied by generators having the following characteristics:  $Z_{OS}$  = 50  $\Omega$ , rising and falling edge rate is 1 V/ns.
- E. The outputs are measured one at a time, with one transition per measurement.
- F.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

### Figure 7-1. Test Circuit and Voltage Waveforms

9

### 7.2 Skew and Propagation Delay Times



(tesk and tpd) (see Note C)

C<sub>L</sub> includes probe and jig capacitance. Α.

- t<sub>osk</sub> is the difference in output voltage from channel to channel in a specific device. В.
- $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$  and  $t_{esk} = |t_{PLH} t_{PHL}|$ C.
- D. All input pulses are supplied by generators having the following characteristics:  $Z_{OS} = 50 \Omega$ , rising and falling edge rate is 1 V/ns.
- E. The outputs are measured one at a time, with one transition per measurement.

#### Figure 7-2. Test Circuit and Voltage Waveforms



# 8 Detailed Description

### 8.1 Overview

The SN74CBTU4411 device is organized as an 11-bit 1-of-4 multiplexer or demultiplexer with a single switchenable ( $\overline{EN}$ ) input. When  $\overline{EN}$  is low, the switch is enabled and the H port is connected to one of the D ports. Ports D0 to D9 for the disabled channels are connected to V<sub>BIAS</sub> through a 400- $\Omega$  resistor. DQS\_EN determines the output voltage for the disabled D10 ports. When DQS\_EN is low, this voltage is V<sub>BIAS</sub>. When DQS\_EN is high, the disabled D10 ports are connected to an internal voltage (V<sub>BIAS\_DQS</sub>) source, which is approximately equal to 0.7 V<sub>DD</sub>.

When  $\overline{\text{EN}}$  is high, all the channels are disabled. Ports D0 to D9 are connected to V<sub>BIAS</sub>. For the D10 port, the disabled output voltage is determined by the DQS\_EN input. When DQS\_EN is low, this voltage is V<sub>BIAS</sub>. When DQS\_EN is high, this voltage is V<sub>DD</sub>.

### 8.2 Functional Block Diagram



A.  $r_1 + r_{on}$  (M1),  $r_2 + r_{on}$ (M2) = 160 Ω typical

### Figure 8-1. Logic Diagram (Positive Logic)



### 8.3 Feature Description

The select (S0, S1) inputs control the data path of each multiplexer/demultiplexer. The  $\overline{EN}$  and TC inputs determine the internal termination for S0 and S1 inputs. When  $\overline{EN}$  is low, the termination is determined by the TC input. When both  $\overline{EN}$  and TC are low, termination resistors are disconnected from the S inputs. When  $\overline{EN}$  is low and TC is high, both pullup and pulldown resistors are connected to the S inputs. When  $\overline{EN}$  is high, only the pulldown termination resistors are connected to the S inputs. When  $\overline{EN}$  is high, only the pulldown termination resistors are connected to the S inputs.

### 8.4 Device Functional Modes

Table 8-1 and Table 8-2 list the functional modes of the SN74CBTU4411.

|    | INPU   | TS |    | INPUT/OUTPUT | FUNCTION                                                                                                                                                        |
|----|--------|----|----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN | DQS_EN | S1 | S0 | Hn           | FUNCTION                                                                                                                                                        |
| L  | L      | L  | L  | 0Dn          | Hn = 0Dn<br>1Dn, 2Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                        |
| L  | L      | L  | Н  | 1Dn          | Hn = 1Dn<br>0Dn, 2Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                        |
| L  | L      | Н  | L  | 2Dn          | Hn = 2Dn<br>0Dn, 1Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                        |
| L  | L      | Н  | Н  | 3Dn          | Hn = 3Dn<br>0Dn, 1Dn, 2Dn connected to V <sub>BIAS</sub>                                                                                                        |
| L  | н      | L  | L  | 0Dn          | H0–H9 = 0D0–0D9<br>1D0–1D9, 2D0–2D9, 3D0–3D9 connected to V <sub>BIAS</sub><br>H10 = 0D10<br>1D10, 2D10, 3D10 connected to V <sub>BIAS_DQS</sub> <sup>(1)</sup> |
| L  | н      | L  | Н  | 1Dn          | H0–H9 = 1D0–1D9<br>0D0–0D9, 2D0–2D9, 3D0–3D9 connected to V <sub>BIAS</sub><br>H10 = 1D10<br>0D10, 2D10, 3D10 connected to V <sub>BIAS_DQS</sub> <sup>(1)</sup> |
| L  | н      | н  | L  | 2Dn          | H0–H9 = 2D0–2D9<br>0D0–0D9, 1D0–1D9, 3D0–3D9 connected to V <sub>BIAS</sub><br>H10 = 2D10<br>0D10, 1D10, 3D10 connected to V <sub>BIAS_DQS</sub> <sup>(1)</sup> |
| L  | н      | н  | Н  | 3Dn          | H0–H9 = 3D0–3D9<br>0D0–0D9, 1D0–1D9, 2D0–2D9 connected to V <sub>BIAS</sub><br>H10 = 3D10<br>0D10, 1D10, 2D10 connected to V <sub>BIAS_DQS</sub> <sup>(1)</sup> |
| н  | L      | Х  | Х  | Z            | 0Dn, 1Dn, 2Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                               |
| н  | Н      | х  | Х  | Z            | 0D0–0D9, 1D0–1D9, 2D0–2D9, 3D0–3D9 connected to V <sub>BIAS</sub><br>0D10, 1D10, 2D10, 3D10 connected to V <sub>DD</sub>                                        |

#### Table 8-1. Function Table

(1)  $V_{BIAS_{DQS}}$  is an internal voltage condition.

### Table 8-2. Function Table Continued

| INF | PUTS | FUNCTION                                                                                               |
|-----|------|--------------------------------------------------------------------------------------------------------|
| EN  | TC   | FUNCTION                                                                                               |
| L   | L    | Termination resistors disconnected from S inputs                                                       |
| L   | Н    | Termination resistors connected with S inputs                                                          |
| Н   | Х    | Pulldown termination resistor connected and pullup termination resistor disconnected from the S inputs |



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74CBTU4411 is suitable for DDR-II applications where high-bandwidth is required. This device has low and flat ON resistance and has internal termination control inputs. The D-ports are precharged by Bias voltage  $(V_{BIAS})$ .

### 9.2 Typical Application

SN74CBTU4411 is an 11 bit, 1:4 Mux and suitable for high-bandwidth applications.





#### 9.2.1 Design Requirements

SN74CBTU4411 supports 400-MHz bandwidth on the D or H ports and 84 MHz on the S port. The Enable control from the controller must be activated and depending on the select pins, the data is transferred into one of the peripherals 0 to 3. The Enable control at high will tristate the input or output as per the functional table. See Section 6.3 and Section 6.1 for other voltage, current and handling parameters.



#### 9.2.2 Detailed Design Procedure

The H port signal from the controller can go to one of the 4 peripheral ports depending on the select inputs S0 and S1. The  $V_{BIAS}$  and  $V_{REF}$  can be determined from Section 6.3.

- 1. Recommended Input Conditions
  - For specified high and low levels for all the input control pins, see V<sub>IH</sub> and V<sub>IL</sub> in Section 6.3.
  - Inputs are not overvoltage tolerant and should be below the valid V<sub>DD</sub>.
- 2. Recommend Input/Output Conditions
  - The absolute maximum continuous on state switch current for any I/O should not exceed ±100 mA.
  - The I/O voltage range should not be above V<sub>DD</sub> and below ground.

#### 9.2.3 Application Curve



Figure 9-2. Supply Current (Typical) vs Frequency Data

# **10 Power Supply Recommendations**

The power supply can be any voltage between the minimum and maximum supply voltage rating located in Section 6.3.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor. If there are multiple V<sub>CC</sub> pins, TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.



# 11 Layout

# **11.1 Layout Guidelines**

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Figure 11-1 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it disables the outputs section of the part when asserted. This does not disable the input section of the I/Os, so they also cannot float when disabled.

### 11.2 Layout Example







# 12 Device and Documentation Support

### **12.1 Documentation Support**

### 12.1.1 Related Documentation

For related documentation, see the following:

• Texas Instruments, Implications of Slow or Floating CMOS Inputs application report

### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **12.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

### **13 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 14 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# 15 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN74CBTU4411ZSTR | ACTIVE        | NFBGA        | ZST                  | 72   | 2000           | RoHS & Green    | SNAGCU                               | Level-3-260C-168 HR  | 0 to 85      | CTU4411                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



TEXAS

www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74CBTU4411ZSTR            | NFBGA | ZST                | 72 | 2000 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

8-Jun-2022



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74CBTU4411ZSTR | NFBGA        | ZST             | 72   | 2000 | 336.6       | 336.6      | 31.8        |

ZST (S-PBGA-N72)

PLASTIC BALL GRID ARRAY



- All integrations are in minimeters. Dimension
   B. This drawing is subject to change without notice.
- C. Complies to JEDEC MO-195 variation AD (depopulated).
- D. This package is lead-free. Refer to the 72 GST package (drawing 4206043) for tin-lead (SnPb).



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated