SCBS1780 - AUGUST 1992 - REVISED MARCH 2004

- Compatible With IEEE Std 1194.1-1991 (BTL)
- TTL A Port, Backplane Transceiver Logic (BTL) B Port
- Open-Collector B-Port Outputs Sink 100 mA
- BIAS V<sub>CC</sub> Minimizes Signal Distortion During Live Insertion or Withdrawal

- High-Impedance State During Power Up and Power Down
- B-Port Biasing Network Preconditions the Connector and PC Trace to the BTL High-Level Voltage
- TTL-Input Structures Incorporate Active Clamping to Aid in Line Termination



NC - No internal connection



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2004, Texas Instruments Incorporated

#### SCBS1780 - AUGUST 1992 - REVISED MARCH 2004

## description/ordering information

The SN74FB1650 contains two 9-bit transceivers designed to translate signals between TTL and backplane transceiver-logic (BTL) environments. The device is designed specifically to be compatible with IEEE Std 1194.1-1991.

The  $\overline{B}$  port operates at BTL-signal levels. The open-collector  $\overline{B}$  ports are specified to sink 100 mA. Two output enables (OEB and  $\overline{OEB}$ ) are provided for the  $\overline{B}$  outputs. When OEB is low,  $\overline{OEB}$  is high, or V<sub>CC</sub> is less than 2.1 V, the  $\overline{B}$  port is turned off.

The A port operates at TTL-signal levels. The A outputs reflect the inverse of the data at the  $\overline{B}$  port when the A-port output enable (OEA) is high. When OEA is low or when V<sub>CC</sub> is less than 2.1 V, the A outputs are in the high-impedance state.

BIAS  $V_{CC}$  establishes a voltage between 1.62 V and 2.1 V on the BTL outputs when  $V_{CC}$  is not connected.

BG  $V_{\mbox{CC}}$  and BG GND are the supply inputs for the bias generator.

### ORDERING INFORMATION

| TA          | PACKAG     | Eţ   | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|-------------|------------|------|--------------------------|---------------------|
| 0°C to 70°C | TQFP – PCA | Tube | SN74FB1650PCA            | FB1650              |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

### **Function Tables**

#### TRANSCEIVER

|     | INP | UTS |     | FUNCTION                                                   |  |  |  |  |  |  |
|-----|-----|-----|-----|------------------------------------------------------------|--|--|--|--|--|--|
| OEA | OEA | OEB | OEB | FUNCTION                                                   |  |  |  |  |  |  |
| Х   | Х   | Н   | L   | A data to B bus                                            |  |  |  |  |  |  |
| L   | Н   | Х   | Х   | B data to A bus                                            |  |  |  |  |  |  |
| L   | Н   | Н   | L   | $\overline{A}$ data to B bus, $\overline{B}$ data to A bus |  |  |  |  |  |  |
| Х   | Х   | L   | Х   | D has inclution                                            |  |  |  |  |  |  |
| Х   | Х   | Х   | Н   | B-bus isolation                                            |  |  |  |  |  |  |
| Н   | Х   | Х   | Х   | A-bus isolation                                            |  |  |  |  |  |  |
| х   | L   | Х   | Х   | A-bus isolation                                            |  |  |  |  |  |  |

### STORAGE MODE

| UTS        | FUNCTION    |
|------------|-------------|
| CLK        | FUNCTION    |
| Х          | Transparent |
| $\uparrow$ | Store data  |
| L          | Storage     |
|            |             |



SCBS178O - AUGUST 1992 - REVISED MARCH 2004



**To Eight Other Channels** 

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Storage temperature range, T <sub>stg</sub> –65°C to 150°C | Supply voltage range, $V_{CC}$ , BIAS $V_{CC}$ , BG $V_{CC}$<br>Input voltage range, $V_I$ : Except $\overline{B}$ port<br>$\overline{B}$ port<br>Voltage range applied to any $\overline{B}$ output in the disabled or power-off state, $V_O$<br>Voltage range applied to any output in the high state, $V_O$<br>Voltage range applied to any output in the high state, $V_O$<br>Input clamp current, $I_{IK}$ : Except $\overline{B}$ port<br>$\overline{B}$ port<br>Current applied to any single output in the low state, $I_O$ : A port<br>$\overline{B}$ port<br>Package thermal impedance, $\theta_{JA}$ (see Note 1) | $\begin{array}{cccc} -1.2 \ V \ to \ 7 \ V \\ -1.2 \ V \ to \ 3.5 \ V \\ -0.5 \ V \ to \ 3.5 \ V \\ -0.5 \ V \ to \ 3.5 \ V \\ -0.5 \ V \ to \ V_{CC} \\ -40 \ mA \\ -18 \ mA \\ -18 \ mA \\ -200 \ mA \end{array}$ |
|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                     |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: The periods the read to a solute the periods are used to a solution of the device to a solute the periods are used to a solute the periods are used to a solution.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.



SCBS178O - AUGUST 1992 - REVISED MARCH 2004

## recommended operating conditions (see Note 2)

|                                                                  |                                |               | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------------------------|--------------------------------|---------------|------|-----|------|------|
| V <sub>CC,</sub><br>BG V <sub>CC</sub> ,<br>BIAS V <sub>CC</sub> | Supply voltage                 |               | 4.5  | 5   | 5.5  | V    |
|                                                                  |                                | B port        | 1.62 |     | 2.3  |      |
| VIH                                                              | High-level input voltage       | Except B port | 2    |     |      | V    |
|                                                                  |                                | B port        | 0.75 |     | 1.47 |      |
| VIL                                                              | Low-level input voltage        | Except B port |      |     | 0.8  | V    |
| Iк                                                               | Input clamp current            |               |      |     | -18  | mA   |
| ЮН                                                               | High-level output current      | A port        |      |     | -3   | mA   |
|                                                                  |                                | A port        |      |     | 24   |      |
| IOL                                                              | Low-level output current       |               |      | 100 | mA   |      |
| Т <sub>А</sub>                                                   | Operating free-air temperature |               | 0    |     | 70   | °C   |

NOTE 2: To ensure proper device operation, all unused inputs must be terminated as follows: A and control inputs to V<sub>CC</sub>(5 V) or GND, and B inputs to GND only. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

### electrical characteristics over recommended operating free-air temperature range

|       | PARAMETER                       | TEST                             | CONDITIONS               | MIN  | TYP† | MAX  | UNIT |
|-------|---------------------------------|----------------------------------|--------------------------|------|------|------|------|
| Maria | B port                          | V <sub>CC</sub> = 4.5 V,         | lı = –18 mA              |      |      | -1.2 | V    |
| VIK   | Except B port                   | V <sub>CC</sub> = 4.5 V,         | lj = -40 mA              |      |      | -0.5 | V    |
| VOH   | AO port                         | V <sub>CC</sub> = 4.5 V,         | I <sub>OH</sub> = –3 mA  | 2.5  | 3.3  |      | V    |
|       | AO port                         | V <sub>CC</sub> = 4.5 V,         | I <sub>OL</sub> = 24 mA  |      | 0.35 | 0.5  |      |
| VOL   | B port                          |                                  | I <sub>OL</sub> = 80 mA  | 0.75 |      | 1.1  | V    |
|       |                                 | $V_{CC} = 4.5 V$                 | I <sub>OL</sub> = 100 mA |      |      | 1.15 |      |
| ц     | Except B port                   | $V_{CC} = 5.5 V,$                | V <sub>I</sub> = 5.5 V   |      |      | 50   | μA   |
| IIH‡  | Except B port                   | V <sub>CC</sub> = 5.5 V,         | VI = 2.7 V               |      |      | 50   | μA   |
| . +   | Except B port                   | V <sub>CC</sub> = 5.5 V,         | VI = 0.5 V               |      |      | -50  |      |
| IIL‡  | B port                          | V <sub>CC</sub> = 5.5 V,         | V <sub>I</sub> = 0.75 V  |      |      | -100 | μA   |
| IOZH  | AO port                         | V <sub>CC</sub> = 5.5 V,         | $V_{O} = 2.7 V$          |      |      | 50   | μA   |
| IOZL  | AO port                         | V <sub>CC</sub> = 5.5 V,         | $V_{O} = 0.5 V$          |      |      | -50  | μA   |
| IOZPU | AO port                         | $V_{CC} = 0$ to 2.1 V,           | $V_{O}$ = 0.5 V to 2.7 V |      |      | 50   | μΑ   |
| IOZPD | AO port                         | $V_{CC} = 2.1 V \text{ to } 0,$  | $V_{O}$ = 0.5 V to 2.7 V |      |      | -50  | μΑ   |
| ЮН    | B port                          | $V_{CC} = 0$ to 5.5 V,           | $V_{O} = 2.1 V$          |      |      | 100  | μΑ   |
| los§  | A port                          | V <sub>CC</sub> = 5.5 V,         | $V_{O} = 0$              | -30  |      | -150 | mA   |
|       | A port to B port                |                                  |                          |      |      | 100  |      |
| ICC   | B port to A port                | V <sub>CC</sub> = 5.5 V,         | I <sub>O</sub> = 0       |      |      | 120  | mA   |
| 0     | AI port                         | V V SOND                         |                          |      | 5.5  |      |      |
| Ci    | Control inputs                  | $V_{I} = V_{CC}$ or GND          |                          | 5.5  |      | pF   |      |
| Co    | AO ports                        | $V_{O} = V_{CC} \text{ or } GND$ |                          |      | 5.5  |      | pF   |
| Cio   | B port per IEEE Std 1194.1-1991 | $V_{CC} = 0$ to 5.5 V            |                          |      |      | 5.5  | pF   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

 $\ddagger$  For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.

§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.



SCBS1780 - AUGUST 1992 - REVISED MARCH 2004

## live-insertion specifications over recommended operating free-air temperature range

| PA                        | RAMETER |                                    | TEST CONDITIONS                |                                                 |     |     |    |  |  |  |  |
|---------------------------|---------|------------------------------------|--------------------------------|-------------------------------------------------|-----|-----|----|--|--|--|--|
| $I_{CC}$ (BIAS $V_{CC}$ ) |         | $V_{CC} = 0$ to 4.5 V              | V 040 0 V                      |                                                 | 450 |     |    |  |  |  |  |
|                           |         | $V_{CC} = 4.5 V \text{ to } 5.5 V$ | $V_{B} = 0$ to 2 V,            |                                                 | 10  | μA  |    |  |  |  |  |
| VO                        | B port  | $V_{CC} = 0,$                      | $V_{I}$ (BIAS $V_{CC}$ ) = 5 V | $V_{I}$ (BIAS $V_{CC}$ ) = 5 V                  |     |     |    |  |  |  |  |
|                           |         | $V_{CC} = 0$ ,                     | V <sub>B</sub> = 1 V,          | VI (BIAS V <sub>CC</sub> ) = $4.5$ V to $5.5$ V | -1  |     |    |  |  |  |  |
| IO B port                 | B port  | $V_{CC} = 0$ to 2.2 V,             | OEB = 0 to 5 V                 |                                                 |     | 100 | μA |  |  |  |  |
|                           |         | $V_{CC} = 0$ to 5.5 V,             | OEB = 0 to 0.8 V               |                                                 |     | 1   | mA |  |  |  |  |

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                 |                  | V <sub>CC</sub> = | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | МАХ | UNIT |
|-----------------|-----------------|------------------|-------------------|-------------------------------------------------|-----|-----|------|
|                 |                 |                  | MIN               | MAX                                             |     |     |      |
| fclock          | Clock frequency |                  |                   | 150                                             |     | 150 | MHz  |
| tw              | Pulse duration  | CLK or LE        | 3.3               |                                                 | 3.3 |     | ns   |
|                 | Cotup time      | Data before LE   | 4.8               |                                                 | 4.8 |     |      |
| t <sub>su</sub> | Setup time      | Data before CLK↑ | 4.9               |                                                 | 4.9 |     | ns   |
|                 | Hold time       | Data after LE    | 1.8               |                                                 | 1.8 |     |      |
| th              |                 | Data after CLK↑  | 1.1               |                                                 | 1.1 |     | ns   |



SCBS1780 - AUGUST 1992 - REVISED MARCH 2004

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

| PARAMETER                       | FROM                                                    | TO       | V(<br>Tj | CC = 5 \<br>\<br>\ = 25°C | /,<br>C | MIN | МАХ | UNIT |
|---------------------------------|---------------------------------------------------------|----------|----------|---------------------------|---------|-----|-----|------|
|                                 | (INPUT)                                                 | (OUTPUT) | MIN      | TYP                       | MAX     |     |     |      |
| fmax                            |                                                         |          | 150      |                           |         | 150 |     | MHz  |
| <sup>t</sup> PLH                |                                                         | B        | 1.8      | 3.7                       | 5.3     | 1.8 | 6.2 |      |
| <sup>t</sup> PHL                | AI                                                      | В        | 2.9      | 4.4                       | 6       | 2.9 | 7.2 | ns   |
| <sup>t</sup> PLH                | LEAB                                                    | B        | 2.7      | 4.2                       | 5.8     | 2.7 | 6.4 |      |
| <sup>t</sup> PHL                | LEAB                                                    | В        | 3.5      | 5                         | 6.5     | 3.5 | 7.3 | ns   |
| <sup>t</sup> PLH                | CLKAB                                                   | B        | 2.3      | 3.9                       | 5.5     | 2.3 | 6   |      |
| <sup>t</sup> PHL                | CLKAB                                                   | В        | 2.9      | 4.5                       | 6.1     | 2.9 | 6.7 | ns   |
| <sup>t</sup> PLH                | — B                                                     |          | 3.5      | 5.9                       | 7.9     | 3.5 | 8.6 |      |
| <sup>t</sup> PHL                | В                                                       | AO       | 2.2      | 3.7                       | 5.3     | 2.2 | 5.7 | ns   |
| <sup>t</sup> PLH                |                                                         |          | 1.8      | 3.2                       | 4.6     | 1.8 | 5.1 | ns   |
| <sup>t</sup> PHL                | LEBA                                                    | AO       | 1.7      | 3                         | 4.4     | 1.7 | 4.7 |      |
| <sup>t</sup> PLH                | CL KDA                                                  |          | 1.8      | 3.1                       | 4.6     | 1.8 | 5.1 | ns   |
| <sup>t</sup> PHL                | CLKBA                                                   | AO       | 1.7      | 3.1                       | 4.6     | 1.7 | 4.9 |      |
| <sup>t</sup> PLH                | OEB                                                     | B        | 2.7      | 4.6                       | 6.4     | 2.7 | 6.7 |      |
| <sup>t</sup> PHL                | UEB                                                     | В        | 2.9      | 4.1                       | 5.9     | 2.9 | 6.6 | ns   |
| <sup>t</sup> PLH                | OEB                                                     | B        | 2.6      | 4.3                       | 6.2     | 2.6 | 6.6 |      |
| <sup>t</sup> PHL                | OEB                                                     | В        | 3.4      | 4.6                       | 6.4     | 3.4 | 7   | ns   |
| <sup>t</sup> PZH                | 054                                                     |          | 1.4      | 2.9                       | 4.4     | 1.4 | 4.9 | ns   |
| <sup>t</sup> PZL                | OEA                                                     | AO       | 1.4      | 2.6                       | 4       | 1.4 | 4.6 |      |
| <sup>t</sup> PHZ                | OEA                                                     |          | 1.7      | 3.4                       | 5.1     | 1.7 | 5.8 |      |
| <sup>t</sup> PLZ                | UEA                                                     | AO       | 2.2      | 3.6                       | 5       | 2.2 | 5.5 | ns   |
| <sup>t</sup> PZH                | OEA                                                     |          | 1.7      | 3.3                       | 4.7     | 1.7 | 5.5 |      |
| <sup>t</sup> PZL                | OEA                                                     | AO       | 1.7      | 3.1                       | 4.4     | 1.7 | 5.1 | ns   |
| <sup>t</sup> PHZ                | OEA                                                     | AO       | 1.5      | 2.9                       | 4.5     | 1.5 | 5.1 |      |
| <sup>t</sup> PLZ                | OEA                                                     | AU       | 2        | 3.1                       | 4.6     | 2   | 4.8 | ns   |
| t <sub>sk(p)</sub> †            | Pulse skew, AI to $\overline{B}$ or $\overline{B}$ to A | ٨O       |          | 1                         |         |     |     | ns   |
| <sup>t</sup> sk(o) <sup>†</sup> | Output skew, AI to B or B to                            | AO       |          | 0.5                       |         |     |     | ns   |
| t <sub>t</sub>                  | B outputs (1.3 V to 1.8 V)                              |          | 0.9      | 1.7                       | 3.1     | 0.5 | 4.6 |      |
| Transition time                 | AO outputs (10% to 90%)                                 |          | 0.5      | 2                         | 3.6     | 0.4 | 4.2 | 2 ns |
| <sup>t</sup> (pr)               | B-port input pulse rejection                            |          | 1        |                           |         | 1   |     | ns   |

<sup>†</sup> Skew values are applicable for through mode only.



SCBS1780 - AUGUST 1992 - REVISED MARCH 2004



PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control.
   Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
   All input pulses are supplied by expectators begins the following characteristics: The input to the pulses are supplied by an except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: TTL inputs: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns; BTL inputs: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.

D. The outputs are measured one at a time, with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms





10-Dec-2020

## PACKAGING INFORMATION

| Ordera | able Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------|-------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| SN74F  | B1650PCA    | ACTIVE        | HLQFP        | PCA                | 100  | 90             | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | 0 to 70      | FB1650                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## Texas Instruments

www.ti.com

## TRAY

5-Jan-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device        | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|---------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| SN74FB1650PCA | PCA             | HLQFP           | 100  | 90  | 6 x 15               | 150                        | 315    | 135.9     | 7620       | 20.3       | 15.4       | 15.45      |

# **MECHANICAL DATA**

MHTQ003A - JANUARY 1995 - REVISED DECEMBER 1996

### PCA (S-PQFP-G100)

### PLASTIC QUAD FLATPACK (DIE DOWN)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Thermally enhanced molded plastic package with a heat slug (HSL)
- D. Falls within JEDEC MS-026





## THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated