





**SN74LV166A** SCLS456D - FEBRUARY 2001 - REVISED MARCH 2023

# SN74LV166A 8-Bit Parallel-Load Shift Registers

#### 1 Features

- Operation of 2 V to 5.5 V V<sub>CC</sub>
- Max t<sub>pd</sub> of 10.5 ns at 5 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at  $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) 2.3 V at  $V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- I<sub>off</sub> supports partial-power-down-mode operation
- Synchronous load
- Direct overriding clear
- Parallel-to-serial conversion
- Latch-up performance exceeds 100 mA per JESD 78, Class II

# 3 Description

The 'LV166A devices are 8-bit parallel-load shift registers, designed for 2 V to 5.5 V V<sub>CC</sub> operation.

#### **Package Information**

|             | •                      |                   |
|-------------|------------------------|-------------------|
| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|             | D (SOIC, 16)           | 9.90 mm × 3.90 mm |
|             | DB (SSOP, 16)          | 6.20 mm × 5.30 mm |
| SN74LV166A  | NS (SOP, 16)           | 10.3 mm × 5.30 mm |
|             | PW (TSSOP, 16)         | 5.00 mm × 4.40 mm |
|             | DGV (TVSOP, 16)        | 3.6 mm × 4.4 mm   |

For all available packages, see the orderable addendum at the end of the data sheet.

# 2 Application

- Input expansion
- 8-bit data storage



**Functional Block Diagram** 



#### **Table of Contents**

| 1 Features         | 6.12 Operating Characteristics |
|--------------------|--------------------------------|
| 4 Revision History | 8.1 Overview                   |
|                    | 8.3 Device Functional Modes    |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision C (April 2005) to Revision D (March 2023)

**Page** 

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



# **5 Pin Configuration and Functions**



D, DB, DGV, NS, or PW Package 16-Pin SOP, SOIC, SSOP, TSSOP, TVSOP (Top View)

Table 5-1. Pin Functions

| PIN             |     | I/O | DESCRIPTION                                                                        |
|-----------------|-----|-----|------------------------------------------------------------------------------------|
| NAME            | NO. | 1/0 | DESCRIPTION                                                                        |
| SER             | 1   | I   | Serial Output                                                                      |
| A               | 2   | I   | Parallel Input                                                                     |
| В               | 3   | I   | Parallel Input                                                                     |
| С               | 4   | I   | Parallel Input                                                                     |
| D               | 5   | I   | Parallel Input                                                                     |
| CLK             | 7   | I   | Clock input                                                                        |
| GND             | 8   |     | Ground                                                                             |
| CLR             | 9   | I   | Clear input, active low                                                            |
| Е               | 10  | I   | Parallel Input                                                                     |
| F               | 11  | 1   | Parallel Input                                                                     |
| G               | 12  | I   | Parallel Input                                                                     |
| Q <sub>H</sub>  | 13  | 0   | Q <sub>H</sub> output                                                              |
| Н               | 14  | 1   | Parallel input H                                                                   |
| SH/ LD          | 15  | 1   | Shift/ load input, enable shifting when input is high, load data when input is low |
| V <sub>CC</sub> | 16  | _   | Power Pin                                                                          |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                            | <u> </u>                                                   | MIN  | MAX | UNIT |
|------------------|--------------------------------------------|------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage range                       | Supply voltage range                                       |      | 7   | V    |
| VI               | Input voltage range <sup>(1)</sup>         |                                                            | -0.5 | 7   |      |
| Vo               | Output voltage range applied in            | Output voltage range applied in high or low state, (1) (1) |      |     |      |
| Vo               | Voltage range applied to any ou            | tput in the power-off state <sup>(1)</sup>                 | -0.5 | 7   |      |
| I <sub>IK</sub>  | Input clamp current <sup>(1)</sup>         | V <sub>1</sub> < 0                                         |      | -20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(1)</sup>        | V <sub>O</sub> < 0                                         |      | -50 | mA   |
| Io               | Continuous output current                  | $V_O = 0$ to $V_{CC}$                                      |      | ±25 | mA   |
|                  | Continuous current through V <sub>CC</sub> | Continuous current through V <sub>CC</sub> or GND          |      | ±50 | mA   |
| T <sub>stg</sub> | Storage temperature                        |                                                            | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Section 6.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------|-------|------|
|                    |                         | Human-Body Model (A114-A) <sup>(1)</sup> | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-Device Model (C101)              | ±1000 | V    |
|                    | a.coa.gc                | Machine Model (A115-A)                   | ±200  |      |

<sup>(1)</sup> AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **6.3 Recommended Operating Conditions**

|                 |                           |                                  | SN74LV16              | 66A                   |      |
|-----------------|---------------------------|----------------------------------|-----------------------|-----------------------|------|
|                 |                           |                                  | MIN                   | MAX                   | UNIT |
| V <sub>CC</sub> | Supply voltage            |                                  | 2                     | 5.5                   | V    |
|                 |                           | V <sub>CC</sub> = 2 V            | 1.5                   |                       |      |
| V               | High level input voltage  | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 |                       | V    |
| V <sub>IH</sub> | High-level input voltage  | V <sub>CC</sub> = 3 V to 3.6 V   | V <sub>CC</sub> × 0.7 |                       | V    |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> × 0.7 |                       |      |
| $V_{IL}$        |                           | V <sub>CC</sub> = 2 V            |                       | 0.5                   |      |
|                 | Low-level input voltage   | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | V <sub>CC</sub> × 0.3 | V    |
|                 |                           | V <sub>CC</sub> = 3 V to 3.6 V   |                       | V <sub>CC</sub> × 0.3 | V    |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | V <sub>CC</sub> × 0.3 |      |
| VI              | Input voltage             |                                  | 0                     | 5.5                   | V    |
| Vo              | Output voltage            |                                  | 0                     | V <sub>CC</sub>       | V    |
|                 |                           | V <sub>CC</sub> = 2 V            |                       | - 50                  | μA   |
|                 | High level output ourrent | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | - 2                   |      |
| I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 3 V to 3.6 V   |                       | - 6                   | mA   |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | - 12                  |      |
|                 |                           | V <sub>CC</sub> = 2 V            |                       | 50                    | μA   |
|                 | Low lovel output ourrent  | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | 2                     |      |
| l <sub>OL</sub> | Low-level output current  | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 6                     | mA   |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | 12                    |      |

Product Folder Links: SN74LV166A

**6.3 Recommended Operating Conditions (continued)** 

|                |                                    |                                  | SN74LV166/ | 4    | UNIT |
|----------------|------------------------------------|----------------------------------|------------|------|------|
|                |                                    |                                  | MIN        | UNII |      |
|                |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V |            | 200  |      |
| Δt/Δν          | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V   |            | 100  | ns/V |
|                |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |            | 20   |      |
| T <sub>A</sub> | Operating free-air temperature     | •                                | -40        | 85   | °C   |

### **6.4 Thermal Information**

| THERMAL METRIC  |                                                       | D (SOIC) | DB (SSOP) | DGV<br>(TVSOP) | NS (SO) | PW (TSSOP) | UNIT |
|-----------------|-------------------------------------------------------|----------|-----------|----------------|---------|------------|------|
|                 |                                                       | 16 PINS  | 16 PINS   | 16 PINS        | 16 PINS | 16 PINS    |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(1)</sup> | 73       | 82        | 120            | 64      | 108        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED       | TEST CONDITIONS                       | V               | SN                   | 74LV166A |      | LINUT |
|-----------------|---------------------------------------|-----------------|----------------------|----------|------|-------|
| PARAMETER       | TEST CONDITIONS                       | V <sub>cc</sub> | MIN                  | TYP      | MAX  | UNIT  |
|                 | I <sub>OH</sub> = -50 μA              | 2 V to 5.5 V    | V <sub>CC</sub> -0.1 |          |      |       |
|                 | I <sub>OH</sub> = −2 mA               | 2.3 V           | 2                    |          |      | V     |
| V <sub>OH</sub> | I <sub>OH</sub> = -50 μA              | 3 V             | 2.48                 |          |      | V     |
|                 | I <sub>OH</sub> = −6 mA               | 4.5 V           | 3.8                  |          |      |       |
|                 | I <sub>OH</sub> = −12 mA              | 2 V to 5.5 V    |                      |          | 0.1  |       |
| ,               |                                       | 2.3 V           |                      |          | 0.4  | V     |
| / <sub>OL</sub> |                                       | 3 V             |                      |          | 0.44 | V     |
|                 | I <sub>OL</sub> = 4 mA                | 4.5 V           |                      |          | 0.55 |       |
| I               | V <sub>I</sub> = V <sub>CC</sub> or 0 | 0 to 5.5 V      |                      |          | ± 1  | μA    |
| CC              | $V_I = V_{CC}$ or 0, $I_O = 0$        | 5.5 V           |                      |          | 20   | μA    |
| off             |                                       | 0               |                      |          | 5    | μA    |
| C <sub>i</sub>  |                                       | 3.3 V           |                      | 1.6      |      | pF    |

# 6.6 Timing Requirements, $V_{CC}$ = 2.5 V ± 0.2 V

over recommended operating free-air temperature range,  $V_{cc}$  = 2.5 V ± 0.2 V (unless otherwise noted)

|                               |                |                               | T <sub>A</sub> = 25° | C   | SN74LV166A |  | UNIT |  |
|-------------------------------|----------------|-------------------------------|----------------------|-----|------------|--|------|--|
|                               |                |                               | MIN                  | MAX | MIN MAX    |  | UNII |  |
| t <sub>w</sub> Pulse duration | Dulas duration | CLR low                       | 8                    |     | 9          |  | no   |  |
|                               | Fuise duration | CLK high or low               | 8.5                  |     | 9          |  | ns   |  |
|                               |                | CLK INH before CLK↑           | 7                    |     | 7          |  |      |  |
|                               |                | Data before CLK↑              | 6.5                  |     | 8.5        |  |      |  |
| su                            | Setup time     | SH/ <del>LD</del> before CLK↑ | 7                    |     | 8.5        |  | ns   |  |
| ·su                           | Cotap amo      | SER before CLK↑               | 8.5                  |     | 9.5        |  | 110  |  |
|                               |                | CLR↑ inactive before CLK↑     | 6                    |     | 7          |  |      |  |
| t <sub>h</sub>                | Hold time      | Data after CLK↑               | - 0.5                |     | 0          |  | ns   |  |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



# 6.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range,  $V_{cc}$  = 3.3 V  $\pm$  0.3 V (unless otherwise noted)

|                 |                |                               | T <sub>A</sub> = 25°C |     | SN74LV166A |         | UNIT |
|-----------------|----------------|-------------------------------|-----------------------|-----|------------|---------|------|
|                 |                |                               | MIN                   | MAX | MIN        | MIN MAX |      |
|                 | Pulse duration | CLR low                       | 6                     |     | 7          |         | ns   |
| t <sub>w</sub>  | Fulse duration | CLK high or low               | 6                     |     | 7          |         | 115  |
|                 |                | CLK INH before<br>CLK↑        | 5                     |     | 5          |         |      |
|                 |                | Data before CLK↑              | 5                     |     | 6          |         |      |
| t <sub>su</sub> | Setup time     | SH/ <del>LD</del> before CLK↑ | 5                     |     | 6          |         | ns   |
|                 |                | SER before CLK↑               | 5                     |     | 6          |         |      |
|                 |                | CLR↑ inactive before CLK↑     | 4                     |     | 4          |         |      |
| t <sub>h</sub>  | Hold time      | Data after CLK↑               | 0                     |     | 0          |         | ns   |

# 6.8 Timing Requirements, $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range,  $V_{cc}$  = 5 V ± 0.5 V (unless otherwise noted)

|                               |                | 7 3 7 66 -           | T <sub>A</sub> = 25°C |             | SN74LV166A |      | UNIT |
|-------------------------------|----------------|----------------------|-----------------------|-------------|------------|------|------|
|                               |                |                      | MIN                   | MAX MIN MAX |            | ONII |      |
| t <sub>w</sub> Pulse duration | Pulso duration | CLR low              | 5                     |             | 5          |      | ns   |
|                               | Fuise duration | CLK high or low      | 4                     |             | 4          |      | 115  |
|                               |                | CLK INH before CLK↑  | 3.5                   |             | 3.5        |      |      |
|                               |                | Data before CLK↑     | 4.5                   |             | 4.5        |      |      |
| t <sub>su</sub>               | Setup time     | SH/LD before CLK↑    | 4                     |             | 4          |      | ns   |
| -su                           |                | SER before CLK↑      | 4                     |             | 4          |      |      |
|                               |                | CLR↑ inactive before | 3.5                   |             | 3.5        |      |      |
| t <sub>h</sub>                | Hold time      | Data after CLK↑      | 1                     |             | 1          |      | ns   |

# 6.9 Switching Characteristics, $V_{CC}$ = 2.5 V ± 0.2 V

over recommended operating free-air temperature range,  $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  (unless otherwise noted) (see Figure 6)

| PARAMETER        | FROM    | TO<br>(OUTPUT) | TEST                   | T.              | <sub>A</sub> = 25°C |                   | SN74LV1 | UNIT |        |
|------------------|---------|----------------|------------------------|-----------------|---------------------|-------------------|---------|------|--------|
| PARAMETER        | (INPUT) |                | CONDITIONS             | MIN             | TYP                 | MAX               | MIN     | MAX  | OMIT   |
| f <sub>max</sub> |         |                | C <sub>L</sub> = 15 pF | 50 <sup>1</sup> | 105 <sup>1</sup>    |                   | 45      |      | MHz    |
|                  |         |                | C <sub>L</sub> = 50 pF | 40              | 80                  |                   | 35      |      | IVITIZ |
| t <sub>PHL</sub> | CLR     | 0              | C <sub>L</sub> = 15 pF |                 | 8.8 <sup>1</sup>    | 16 <sup>1</sup>   | 1       | 18   | no     |
| t <sub>pd</sub>  | CLK     | $Q_{H}$        |                        |                 | 9.2 <sup>1</sup>    | 19.8 <sup>1</sup> | 1       | 22   | ns     |
| t <sub>PHL</sub> | CLR     | 0              | 0 50 5                 |                 | 11.3                | 19.5              | 1       | 22   |        |
| t <sub>pd</sub>  | CLK     | Q <sub>H</sub> | C <sub>L</sub> = 50 pF |                 | 11.8                | 23.3              | 1       | 26   | ns     |

Product Folder Links: SN74LV166A

1. On products compliant to MIL-PRF-38535, this parameter is not production tested.



# 6.10 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V (unless otherwise noted) (see Figure 6)

| PARAMETER        | FROM    | то               | TEST                   | T,              | <sub>A</sub> = 25°C |                   | SN74LV1 | UNIT |        |  |
|------------------|---------|------------------|------------------------|-----------------|---------------------|-------------------|---------|------|--------|--|
| PARAMETER        | (INPUT) | (OUTPUT)         | CONDITIONS             | MIN             | TYP                 | MAX               | MIN     | MAX  | Oitii  |  |
| f <sub>max</sub> |         |                  | C <sub>L</sub> = 15 pF | 65 <sup>1</sup> | 150 <sup>1</sup>    |                   | 55      |      | MHz    |  |
|                  |         |                  | C <sub>L</sub> = 50 pF | 60              | 120                 |                   | 50      |      | IVITIZ |  |
| t <sub>PHL</sub> | CLR     | 0                | C = 15 pF              |                 | 6.3 <sup>1</sup>    | 12.5 <sup>1</sup> | 1       | 15   | no     |  |
| t <sub>pd</sub>  | CLK     | - Q <sub>H</sub> | C <sub>L</sub> = 15 pF |                 | 6.6 <sup>1</sup>    | 15.4 <sup>1</sup> | 1       | 18   | ns     |  |
| t <sub>PHL</sub> | CLR     | 0                | C = 50 = 5             |                 | 7.9                 | 16.3              | 1       | 18.5 |        |  |
| t <sub>pd</sub>  | CLK     | Q <sub>H</sub>   | C <sub>L</sub> = 50 pF |                 | 8.3                 | 18.9              | 1       | 21.5 | ns     |  |

1. On products compliant to MIL-PRF-38535, this parameter is not production tested.

# 6.11 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted) (see Figure 6)

| PARAMETER        | FROM    | то             | TEST                   | T                | <sub>A</sub> = 25°C |                  | SN74LV1 | UNIT |        |  |
|------------------|---------|----------------|------------------------|------------------|---------------------|------------------|---------|------|--------|--|
| FARAMETER        | (INPUT) | (OUTPUT)       | CONDITIONS             | MIN              | TYP                 | MAX              | MIN     | MAX  | ONII   |  |
| f <sub>max</sub> |         |                | C <sub>L</sub> = 15 pF | 110 <sup>1</sup> | 205 <sup>1</sup>    |                  | 90      |      | MHz    |  |
|                  |         |                | C <sub>L</sub> = 50 pF | 95               | 160                 |                  | 85      |      | IVITIZ |  |
| t <sub>PHL</sub> | CLR     | 0              | C <sub>L</sub> = 15 pF |                  | 4.6 <sup>1</sup>    | 8.6 <sup>1</sup> | 1       | 10   | ns     |  |
| t <sub>pd</sub>  | CLK     | Q <sub>H</sub> |                        |                  | 4.8 <sup>1</sup>    | 9.9 <sup>1</sup> | 1       | 11.5 |        |  |
| t <sub>PHL</sub> | CLR     | 0              | C = 50 pF              |                  | 5.7                 | 10.6             | 1       | 12   |        |  |
| t <sub>pd</sub>  | CLK     | Q <sub>H</sub> | C <sub>L</sub> = 50 pF |                  | 6.1                 | 11.9             | 1       | 13.5 | ns     |  |

1. On products compliant to MIL-PRF-38535, this parameter is not production tested.

## **Timing Diagram**



Figure 6-1. Typical Clear, Shift, Load, Inhibit, and Shift Sequence



# **6.12 Operating Characteristics**

T<sub>A</sub> = 25°C

|                          | PARAMETER                     | TEST                   | CONDITIONS   | V <sub>CC</sub> | TYP  | UNIT |
|--------------------------|-------------------------------|------------------------|--------------|-----------------|------|------|
|                          | Power dissipation capacitance | C <sub>1</sub> = 50 pF | f = 10 MHz   | 3.3 V           | 39.1 | , E  |
| C <sub>pd</sub> Power di | Power dissipation capacitance | $C_L = 50 \text{ pF}$  | I - IU IVINZ | 5 V             | 44.5 | рF   |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



#### 7 Parameter Measurement Information



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following charactersitics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r = 6$  ns,  $t_f = 6$  ns.
- C. For clock inputs, f<sub>max</sub> is measured when the input duty cycle is 50%
- D. The outputs are measured one at a time with one input transition per measurement.
- E. tPLZ and tPHZ are the same as tdis.
- F. tPZL and tPZH are the same as ten.
- G. tPHL and tPLH are the same as tpd.
- H. All parameters and waveforms are not applicable to all devices.



# **8 Detailed Description**

### 8.1 Overview

These parallel-in or serial-in, serial-out registers feature gated clock (CLK, CLK INH) inputs and an overriding clear  $(\overline{CLR})$  input. The parallel-in or serial-in modes are established by the shift/load (SH/ $\overline{LD}$ ) input. When high, SH/ $\overline{LD}$  enables the serial (SER) data input and couples the eight flip-flops for serial shifting with each clock (CLK) pulse. When low, the parallel (broadside) data inputs are enabled, and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited.

Clocking is accomplished on the low-to-high-level edge of CLK through a 2-input positive-NOR gate, permitting one input to be used as a clock-enable or clock-inhibit function. Holding either CLK or CLK INH high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be free running, and the register can be stopped on command with the other clock input. CLK INH should be changed to the high level only when CLK is high.  $\overline{\text{CLR}}$  overrides all other inputs, including CLK, and resets all flip-flops to zero.

These devices are fully specified for partial-power-down applications using I<sub>off.</sub> The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down.

#### 8.2 Functional Block Diagram



#### 8.3 Device Functional Modes

**Table 8-1. Function Table** 

|     |       | IND     | UTS |      |                | OUTPUTS                       |                 |                 |  |  |
|-----|-------|---------|-----|------|----------------|-------------------------------|-----------------|-----------------|--|--|
|     |       | INF.    |     | INTE |                |                               |                 |                 |  |  |
| CLR | SH/LD | CLK INH | CLK | SER  | PARALLEL<br>AH | Q <sub>A</sub> Q <sub>B</sub> |                 | Q <sub>H</sub>  |  |  |
| L   | X     | Х       | X   | Х    | X              | L                             | L               | L               |  |  |
| Н   | X     | L       | L   | X    | X              | $Q_{A0}$                      | Q <sub>B0</sub> | Q <sub>H0</sub> |  |  |
| Н   | L     | L       | 1   | X    | ah             | а                             | b               | h               |  |  |
| Н   | Н     | L       | 1   | Н    | X              | Н                             | Q <sub>An</sub> | Q <sub>Gn</sub> |  |  |
| Н   | Н     | L       | 1   | L    | Х              | L                             | Q <sub>An</sub> | Q <sub>Gn</sub> |  |  |
| Н   | X     | Н       | 1   | X    | X              | Q <sub>A0</sub>               | Q <sub>B0</sub> | Q <sub>H0</sub> |  |  |

Product Folder Links: SN74LV166A

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Section 6.1 table. Each  $V_{CC}$  terminal should have a bypass capacitor to prevent power disturbance. For this device, a 0.1- $\mu$ F capacitor is recommended. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminals as possible for best results.

#### 9.2 Layout

#### 9.2.1 Layout Guidelines

In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4 channels are used. Such input pins should not be left completely unconnected because the unknown voltages result in undefined operational states.

Specified in Section 9.2.1.1 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is recommended to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it disables the output section of the part when asserted. This pin keeps the input section of the I/Os from being disabled and floated.

#### 9.2.1.1 Layout Example



Figure 9-1. Layout Example

# 10 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **10.1 Documentation Support**

#### 10.1.1 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 10-1. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|---------------------|---------------------|
| SN74LV166A | Click here     | Click here   | Click here          | Click here          | Click here          |

# 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

#### 10.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### **Trademarks**

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 10.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74LV166A

www.ti.com 16-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| SN74LV166ADBR    | ACTIVE     | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | LV166A               | Samples |
| SN74LV166ADGVR   | ACTIVE     | TVSOP        | DGV                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | LV166A               | Samples |
| SN74LV166ADR     | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | LV166A               | Samples |
| SN74LV166ANSR    | ACTIVE     | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 74LV166A             | Samples |
| SN74LV166APWR    | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | LV166A               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 16-Apr-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Apr-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV166ADBR  | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LV166ADGVR | TVSOP           | DGV                | 16 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV166ADR   | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV166ANSR  | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV166APWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 16-Apr-2024



#### \*All dimensions are nominal

| 7 III GIII I GII I GI GI GI GI GI GI GI G |              |                 |      |      |             |            |             |
|-------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LV166ADBR                             | SSOP         | DB              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV166ADGVR                            | TVSOP        | DGV             | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV166ADR                              | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74LV166ANSR                             | so           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV166APWR                             | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |



SOP



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated