



SN74LVCH16652A

SCAS319J-NOVEMBER 1993-REVISED DECEMBER 2014

Support &

Community

20

# SN74LVCH16652A 16-Bit Bus Transceiver and Register with 3-State Outputs

Technical

Documents

Sample &

Buy

#### 1 Features

- Member of the Texas Instruments Widebus™ Family
- Operates From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max t<sub>pd</sub> of 6.3 ns at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V,  $T_A = 25^{\circ}C$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) > 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> =  $25^{\circ}$ C
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>)
- Ioff Supports Partial-Power-Down Mode Operation
- Bus Hold on Data Inputs Eliminates the Need for External Pull-up or Pull-down Resistors
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model
  - 200-V Machine Model
  - 1500-V Charged-Device Model

### 4 Simplified Schematic



#### 2 Applications

Tools &

Software

- Servers
- PCs, Notebooks
- Network switches
- Telecom Infrastructure
- I/O Expanders

### **3** Description

This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V  $V_{CC}$  operation.

#### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)    |
|----------------|------------|--------------------|
|                | SSOP (56)  | 18.40 mm x 7.50 mm |
| SN74LVCH16652A | TSSOP (56) | 14.00 mm x 6.10 mm |
|                | TVSOP (56) | 11.30 mm x 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



2

# Table of Conte

| 1 | Feat           | ures 1                                     |  |  |  |  |  |  |  |
|---|----------------|--------------------------------------------|--|--|--|--|--|--|--|
| 2 | Applications 1 |                                            |  |  |  |  |  |  |  |
| 3 | Dese           | Description 1                              |  |  |  |  |  |  |  |
| 4 | Sim            | plified Schematic 1                        |  |  |  |  |  |  |  |
| 5 | Revi           | sion History 2                             |  |  |  |  |  |  |  |
| 6 | Pin            | Configuration and Functions                |  |  |  |  |  |  |  |
| 7 | Spe            | cifications5                               |  |  |  |  |  |  |  |
|   | 7.1            | Absolute Maximum Ratings 5                 |  |  |  |  |  |  |  |
|   | 7.2            | ESD Ratings 5                              |  |  |  |  |  |  |  |
|   | 7.3            | Recommended Operating Conditions 6         |  |  |  |  |  |  |  |
|   | 7.4            | Thermal Information                        |  |  |  |  |  |  |  |
|   | 7.5            | Electrical Characteristics                 |  |  |  |  |  |  |  |
|   | 7.6            | Timing Requirements, 40°C to 85°C8         |  |  |  |  |  |  |  |
|   | 7.7            | Timing Requirements, 40°C to 125°C8        |  |  |  |  |  |  |  |
|   | 7.8            | Switching Characteristics, 40°C to 85°C    |  |  |  |  |  |  |  |
|   | 7.9            | Switching Characteristics, 40°C to 125°C 8 |  |  |  |  |  |  |  |
|   | 7.10           | Operating Characteristics9                 |  |  |  |  |  |  |  |
|   | 7.11           | Typical Characteristics 9                  |  |  |  |  |  |  |  |
|   |                |                                            |  |  |  |  |  |  |  |

|     |      |                                   | www.ti.com |
|-----|------|-----------------------------------|------------|
| ter | nts  |                                   |            |
| 8   | Para | meter Measurement Information     | 10         |
| 9   | Deta | iled Description                  | 11         |
|     | 9.1  | Overview                          | 11         |
|     | 9.2  | Functional Block Diagram          | 12         |
|     | 9.3  | Feature Description               | 13         |
|     | 9.4  | Device Functional Modes           | 13         |
| 10  | App  | lication and Implementation       | 14         |
|     | 10.1 | Application Information           | 14         |
|     | 10.2 | Typical Application               | 14         |
| 11  | Pow  | er Supply Recommendations         | 15         |
| 12  | Lavo | out                               | 16         |
|     | 12.1 | Layout Guidelines                 | 16         |
|     | 12.2 | Layout Example                    | 16         |
| 13  |      | ce and Documentation Support      |            |
|     | 13.1 | Trademarks                        |            |
|     | 13.2 | Electrostatic Discharge Caution   |            |
|     | 13.3 |                                   |            |
| 14  | Mec  | hanical, Packaging, and Orderable |            |
|     |      | mation                            |            |

## 5 Revision History

Changes from Revision I (March 2005) to Revision J

| • | Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table,<br>Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation |   |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.                                                            | 1 |
| • | Deleted Ordering Information table.                                                                                                                                                                                               | 1 |
| • | Changed MAX operating temperature in Recommended Operating Conditions table                                                                                                                                                       | 6 |

Page





# 6 Pin Configuration and Functions

| DGG, DGV, OR DL PACKAGE<br>(TOP VIEW)                                                                                                                                                                                                                |                |                |                       |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|-----------------------|--|--|--|
| DGG, DG<br>10EAB [<br>1CLKAB [<br>1SAB [<br>GND [<br>1A1 [<br>1A2 [<br>V <sub>CC</sub> [<br>1A3 [<br>1A4 [<br>1A5 [<br>GND [<br>1A6 [<br>1A7 [<br>1A8 [<br>2A1 [<br>2A2 [<br>2A3 [<br>2A4 [<br>2A5 [<br>2A6 [<br>V <sub>CC</sub> [<br>2A7 [<br>2A8 [ | ,              |                |                       |  |  |  |
| GND [<br>2SAB [<br>2CLKAB [                                                                                                                                                                                                                          | 25<br>26<br>27 | 32<br>31<br>30 | GND<br>2SBA<br>2CLKBA |  |  |  |
| 20EAB                                                                                                                                                                                                                                                | 28             | 29             | 20EBA                 |  |  |  |

#### **Pin Functions**

| PIN |                 | ТҮРЕ | DESCRIPTION                                                                                                   |
|-----|-----------------|------|---------------------------------------------------------------------------------------------------------------|
| NO. | NAME            | ITPE | DESCRIPTION                                                                                                   |
| 1   | 10EAB           | I    | 10EAB Input. Active-high enable for A-to-B directional data.                                                  |
| 2   | 1CLKAB          | I    | 1CLKAB Input. Clock input for D flip-flop from A to B.                                                        |
| 3   | 1SAB            | I    | 1SAB Input. Data select from A to B: A high level selects stored data and a low-level selects real-time data. |
| 4   | GND             | _    | GND                                                                                                           |
| 5   | 1A1             | I/O  | 1A1 Input/Output                                                                                              |
| 6   | 1A2             | I/O  | 1A2 Input/Output                                                                                              |
| 7   | V <sub>CC</sub> | —    | Power Pin                                                                                                     |
| 8   | 1A3             | I/O  | 1A3 Input/Output                                                                                              |
| 9   | 1A4             | I/O  | 1A4 Input/Output                                                                                              |
| 10  | 1A5             | I/O  | 1A5 Input/Output                                                                                              |
| 11  | GND             | —    | Ground Pin                                                                                                    |
| 12  | 1A6             | I/O  | 1A6 Input/Output                                                                                              |
| 13  | 1A7             | I/O  | 1A7 Input/Output                                                                                              |
| 14  | 1A8             | I/O  | 1A8 Input/Output                                                                                              |

Copyright © 1993–2014, Texas Instruments Incorporated

#### SN74LVCH16652A SCAS319J-NOVEMBER 1993-REVISED DECEMBER 2014



www.ti.com

### Pin Functions (continued)

|     | PIN                 | 7/05 | DECODIDITION                                                                                                  |
|-----|---------------------|------|---------------------------------------------------------------------------------------------------------------|
| NO. | NAME                | ТҮРЕ | DESCRIPTION                                                                                                   |
| 15  | 2A1                 | I/O  | 2A1 Input/Output                                                                                              |
| 16  | 2A2                 | I/O  | 2A2 Input/Output                                                                                              |
| 17  | 2A3                 | I/O  | 2A3 Input/Output                                                                                              |
| 18  | GND                 | _    | Ground Pin                                                                                                    |
| 19  | 2A4                 | I/O  | 2A4 Input/Output                                                                                              |
| 20  | 2A5                 | I/O  | 2A5 Input/Output                                                                                              |
| 21  | 2A6                 | I/O  | 2A6 Input/Output                                                                                              |
| 22  | V <sub>CC</sub>     | _    | Power Pin                                                                                                     |
| 23  | 2A7                 | I/O  | 2A7 Input/Output                                                                                              |
| 24  | 2A8                 | I/O  | 2A8 Input/Output                                                                                              |
| 25  | GND                 |      | Ground Pin                                                                                                    |
| 26  | 2SAB                | I    | 2SAB Input. Data select from A to B: A high level selects stored data and a low-level selects real-time data. |
| 27  | 2CLKAB              | I    | 2CLKAB Input. Clock input for D flip-flop from A to B.                                                        |
| 28  | 20EAB               | I    | 20EAB Input. Active-high enable for A-to-B directional data.                                                  |
| 29  | 2 <mark>0EBA</mark> | I    | 20EBA Input. Active-low enable for B-to-A directional data.                                                   |
| 30  | 2CLKBA              | I    | 2CLKBA Input. Clock input for D flip-flop from B to A.                                                        |
| 31  | 2SBA                | I    | 2SBA Input. Data select from B to A: A high level selects stored data and a low-level selects real-time data. |
| 32  | GND                 | _    | Ground Pin                                                                                                    |
| 33  | 2B8                 | I/O  | 2B8 Input/Output                                                                                              |
| 34  | 2B7                 | I/O  | 2B7 Input/Output                                                                                              |
| 35  | V <sub>CC</sub>     | _    | Power Pin                                                                                                     |
| 36  | 2B6                 | I/O  | 2B6 Input/Output                                                                                              |
| 37  | 2B5                 | I/O  | 2B5 Input/Output                                                                                              |
| 38  | 2B4                 | I/O  | 2B4 Input/Output                                                                                              |
| 39  | GND                 | -    | Ground Pin                                                                                                    |
| 40  | 2B3                 | I/O  | 2B3 Input/Output                                                                                              |
| 41  | 2B2                 | I/O  | 2B2 Input/Output                                                                                              |
| 42  | 2B1                 | _    | 2B1 Input/Output                                                                                              |
| 43  | 1B8                 | I/O  | 1B8 Input/Output                                                                                              |
| 44  | 1B7                 | I/O  | 1B7 Input/Output                                                                                              |
| 45  | 1B6                 | I/O  | 1B6 Input/Output                                                                                              |
| 46  | GND                 | _    | Ground Pin                                                                                                    |
| 47  | 1B5                 | I/O  | 1B5 Input/Output                                                                                              |
| 48  | 1B4                 | I/O  | 1B4 Input/Output                                                                                              |
| 49  | 1B3                 | I/O  | 1B3 Input/Output                                                                                              |
| 50  | V <sub>CC</sub>     |      | Power Pin                                                                                                     |
| 51  | 1B2                 | I/O  | 1B2 Input/Output                                                                                              |
| 52  | 1B1                 | I/O  | 1B1 Input/Output                                                                                              |
| 53  | GND                 |      | Ground Pin                                                                                                    |
| 54  | 1SBA                | i    | 1SBA Input. Data select from B to A: A high-level selects stored data and a low-level selects real-time data. |
| 55  | 1CLKBA              | I    | 1CLKBA Input. Clock input for D flip-flop from B to A.                                                        |
| 56  | 1 <mark>0EBA</mark> |      | 10EBA Input. Active-low enable for B-to-A directional data.                                                   |

Copyright © 1993–2014, Texas Instruments Incorporated



#### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                                 |                                        |      | MIN            | MAX  | UNIT |
|------------------|---------------------------------------------------------------------------------|----------------------------------------|------|----------------|------|------|
| $V_{CC}$         | Supply voltage range                                                            |                                        |      | -0.5           | 6.5  | V    |
| VI               | Input voltage range <sup>(2)</sup>                                              |                                        |      | -0.5           | 6.5  | V    |
| Vo               | Voltage range applied to any output in the high-impeda                          | ance or power-off state <sup>(2)</sup> |      | -0.5           | 6.5  | V    |
| Vo               | Voltage range applied to any output in the high or low state <sup>(2)</sup> (3) |                                        | -0.5 | $V_{CC} + 0.5$ | V    |      |
| I <sub>IK</sub>  | Input clamp current                                                             | V <sub>1</sub> < 0                     |      |                | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                                                            | V <sub>0</sub> < 0                     |      |                | -50  | mA   |
| I <sub>O</sub>   | Continuous output current                                                       |                                        |      |                | ±50  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                               |                                        |      |                | ±100 | mA   |
| T <sub>stg</sub> | Storage temperature range                                                       |                                        |      | -65            | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(3) The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table.

### 7.2 ESD Ratings

|                   |                            |                                                                                                | VALUE | UNIT |
|-------------------|----------------------------|------------------------------------------------------------------------------------------------|-------|------|
|                   |                            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>                    | 2000  |      |
| V <sub>(ESI</sub> | D) Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $\ensuremath{pins^{(2)}}$ | 1500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### SN74LVCH16652A

SCAS319J-NOVEMBER 1993-REVISED DECEMBER 2014

www.ti.com

**STRUMENTS** 

EXAS

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                    |                                              | MIN                    | MAX                  | UNIT |  |
|-----------------|------------------------------------|----------------------------------------------|------------------------|----------------------|------|--|
| V               | Supply voltage                     | Operating                                    | 1.65                   | 3.6                  | V    |  |
| V <sub>CC</sub> | Supply voltage                     | Data retention only                          | 1.5                    |                      | v    |  |
|                 | High-level input voltage           | V <sub>CC</sub> = 1.65 V to 1.95 V           | 0.65 × V <sub>CC</sub> |                      | v    |  |
| V <sub>IH</sub> |                                    | $V_{CC}$ = 2.3 V to 2.7 V                    | 1.7                    |                      |      |  |
|                 |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$   | 2                      |                      |      |  |
|                 |                                    | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                        | $0.35 \times V_{CC}$ |      |  |
| VIL             | Low-level input voltage            | $V_{CC}$ = 2.3 V to 2.7 V                    |                        | 0.7                  | V    |  |
|                 |                                    | $V_{CC}$ = 2.7 V to 3.6 V                    |                        | 0.8                  |      |  |
| VI              | Input voltage                      |                                              | 0                      | 5.5                  | V    |  |
| .,              | Output voltage                     | High or low state                            | 0                      | V <sub>CC</sub>      | V    |  |
| Vo              |                                    | 3-state                                      | 0                      | 5.5                  |      |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V                     |                        | -4                   |      |  |
|                 | Lieb lovel output ourrest          | V <sub>CC</sub> = 2.3 V                      |                        | -8                   |      |  |
| I <sub>OH</sub> | High-level output current          | $V_{CC} = 2.7 V$                             |                        | -12                  | mA   |  |
|                 |                                    | $V_{CC} = 3 V$                               |                        | -24                  |      |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V                     |                        | 4                    |      |  |
|                 |                                    | $V_{CC} = 2.3 V$                             |                        | 8                    | A    |  |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 2.7 V                      |                        | 12                   | mA   |  |
|                 |                                    | V <sub>CC</sub> = 3 V                        |                        | 24                   |      |  |
| Δt/Δv           | Input transition rise or fall rate | ·                                            |                        | 10                   | ns/V |  |
| T <sub>A</sub>  | Operating free-air temperature     |                                              | -40                    | 125                  | °C   |  |

 All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

#### 7.4 Thermal Information

|                      |                                              | :    | SN74LVCH16652A |      |      |  |
|----------------------|----------------------------------------------|------|----------------|------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGG  | DGV            | DL   | UNIT |  |
|                      |                                              |      | 56 PINS        |      |      |  |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance       | 60.6 | 72.8           | 53.1 |      |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 17.9 | 27.5           | 18.3 |      |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 29.4 | 38.3           | 25.8 | °C/W |  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 0.8  | 1.7            | 1.4  |      |  |
| Ψ <sub>JB</sub>      | Junction-to-board characterization parameter | 29.1 | 37.8           | 25.6 |      |  |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

Copyright © 1993-2014, Texas Instruments Incorporated



#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DAT                            |                   | TEST CONDITIONS                                                            | v                     | T <sub>A</sub> =     | = 25°C                    |      | –40°C to 8           | 5°C  | –40°C to 125°C        |      |      |
|--------------------------------|-------------------|----------------------------------------------------------------------------|-----------------------|----------------------|---------------------------|------|----------------------|------|-----------------------|------|------|
| PAF                            | RAMETER           | TEST CONDITIONS                                                            | V <sub>cc</sub>       | MIN                  | <b>TYP</b> <sup>(1)</sup> | MAX  | MIN                  | MAX  | MIN                   | MAX  | UNIT |
|                                |                   | I <sub>OH</sub> = -100 μA                                                  | 1.65 V<br>to<br>3.6 V | V <sub>CC</sub> -0.2 |                           |      | V <sub>CC</sub> -0.2 |      | V <sub>CC</sub> - 0.2 |      |      |
|                                |                   | $I_{OH} = -4 \text{ mA}$                                                   | 1.65 V                | 1.2                  |                           |      | 1.2                  |      | 1.2                   |      |      |
| V <sub>OH</sub>                |                   | I <sub>OH</sub> = -8 mA                                                    | 2.3 V                 | 1.7                  |                           |      | 1.7                  |      | 1.7                   |      | V    |
|                                |                   | I <sub>OH</sub> = -12 mA                                                   | 2.7 V                 | 2.2                  |                           |      | 2.2                  |      | 2.2                   |      |      |
|                                |                   | $I_{OH} = -12$ IIIA                                                        | 3 V                   | 2.4                  |                           |      | 2.4                  |      | 2.4                   |      |      |
|                                |                   | I <sub>OH</sub> = -24 mA                                                   | 3 V                   | 2.2                  |                           |      | 2.2                  |      | 2.2                   |      |      |
|                                |                   | I <sub>OL</sub> = 100 μA                                                   | 1.65 V<br>to<br>3.6 V |                      |                           | 0.2  |                      | 0.2  |                       | 0.2  |      |
| V <sub>OL</sub>                |                   | $I_{OL} = 4 \text{ mA}$                                                    | 1.65 V                |                      |                           | 0.45 |                      | 0.45 |                       | 0.45 | V    |
| ♥OL                            |                   | I <sub>OL</sub> = 8 mA                                                     | 2.3 V                 |                      |                           | 0.7  |                      | 0.7  |                       | 0.7  | v    |
|                                |                   | I <sub>OL</sub> = 12 mA                                                    | 2.7 V                 |                      |                           | 0.4  |                      | 0.4  |                       | 0.4  |      |
|                                |                   | I <sub>OL</sub> = 24 mA                                                    | 3 V                   |                      |                           | 0.55 |                      | 0.55 |                       | 0.55 |      |
| I <sub>I</sub>                 | Control<br>inputs | V <sub>I</sub> = 0 to 5.5 V                                                | 3.6 V                 |                      |                           | ±5   |                      | ±5   |                       | ±5   | μA   |
|                                |                   | V <sub>I</sub> = 0.58 V                                                    |                       | See <sup>(2)</sup>   |                           |      | See <sup>(2)</sup>   |      | See <sup>(2)</sup>    |      |      |
|                                |                   | V <sub>I</sub> = 1.07 V                                                    | 1.65 V                | See <sup>(2)</sup>   |                           |      | See <sup>(2)</sup>   |      | See <sup>(2)</sup>    |      |      |
|                                |                   | V <sub>I</sub> = 0.7 V                                                     | 2.3 V                 | 45                   |                           |      | 45                   |      | 45                    |      |      |
| I <sub>I(hold)</sub>           | A or B<br>ports   | V <sub>I</sub> = 1.7 V                                                     | 2.3 V                 | -45                  |                           |      | -45                  |      | -45                   |      | μA   |
|                                | pono              | V <sub>I</sub> = 0.8 V                                                     | 3 V                   | 75                   |                           |      | 75                   |      | 75                    |      |      |
|                                |                   | V <sub>I</sub> = 2 V                                                       | 3 V                   | -75                  |                           |      | -75                  |      | -75                   |      |      |
|                                |                   | V <sub>I</sub> = 0 to 3.6 V <sup>(3)</sup>                                 | 3.6 V                 |                      |                           | ±500 |                      | ±500 |                       | ±500 |      |
| I <sub>off</sub>               | ·                 | $V_{I}$ or $V_{O} = 5.5 V$                                                 | 0                     |                      |                           | ±10  |                      | ±10  |                       | ±10  | μA   |
| I <sub>OZ</sub> <sup>(4)</sup> |                   | $V_{O} = 0 V \text{ or } (V_{CC} \text{ to } 5.5 V)$                       | 2.3 V<br>to<br>3.6 V  |                      |                           | ±5   |                      | ±5   |                       | ±5   | μA   |
|                                |                   | V <sub>I</sub> = V <sub>CC</sub> or GND                                    |                       |                      |                           | 20   |                      | 20   |                       | 20   |      |
| Icc                            |                   | $I_{\rm O} = 0$<br>3.6 V $\leq$ V <sub>1</sub> $\leq$ 5.5 V <sup>(5)</sup> | 3.6 V                 |                      |                           | 20   |                      | 20   |                       | 20   | μA   |
| ΔI <sub>CC</sub>               |                   | One input at $V_{CC} - 0.6 V$ , Other inputs at $V_{CC}$ or GND            | 2.7 V<br>to<br>3.6 V  |                      |                           | 500  |                      | 500  |                       | 500  | μA   |
| C <sub>i</sub>                 | Control inputs    | $V_{I} = V_{CC}$ or GND                                                    | 3.3 V                 |                      | 5                         |      |                      |      |                       |      | pF   |
| C <sub>io</sub>                | A or B<br>ports   | $V_{O} = V_{CC}$ or GND                                                    | 3.3 V                 |                      | 8                         |      |                      |      |                       |      | pF   |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) This information was not available at the time of publication.

This is the bus-hold maximum dynamic current required to switch the input from one state to another. (3)

For the total leakage current in an I/O port, please consult the  $I_{I(hold)}$  specification for the input voltage condition 0 V <  $V_I$  <  $V_{CC}$ , and the  $I_{OZ}$  specification for the input voltage conditions  $V_I = 0$  V or  $V_I = V_{CC}$  to 5.5 V. The bus-hold current, at input voltage greater than  $V_{CC}$ , is (4) negligible.

(5) This applies in the disabled state only.

#### SN74LVCH16652A

SCAS319J-NOVEMBER 1993-REVISED DECEMBER 2014

www.ti.com

STRUMENTS

XAS

#### 7.6 Timing Requirements, 40°C to 85°C

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

|                    |                                            | $ \begin{array}{c c} V_{CC} = 1.8 \ V \\ \pm \ 0.15 \ V \\ \end{array} \begin{array}{c} V_{CC} = 2.5 \ V \\ \pm \ 0.2 \ V \\ \end{array} $ |     |                    | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> =<br>± 0. | 3.3 V<br>3 V | UNIT |
|--------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|--------------|-------------------|-------|---------------------------|--------------|------|
|                    |                                            | MIN                                                                                                                                        | MAX | MIN                | MAX          | MIN               | MAX   | MIN                       | MAX          |      |
| f <sub>clock</sub> | Clock frequency                            |                                                                                                                                            | 120 |                    | 150          |                   | 150   |                           | 150          | MHz  |
| t <sub>w</sub>     | Pulse duration, CLK high or low            | See <sup>(1)</sup>                                                                                                                         |     | See <sup>(1)</sup> |              | 3.3               |       | 3.3                       |              | ns   |
| t <sub>su</sub>    | Setup time, A or B before CLKAB↑ or CLKBA↑ | 5                                                                                                                                          |     | 3.8                |              | 3.4               |       | 3                         |              | ns   |
| t <sub>h</sub>     | Hold time, A or B after CLKAB↑ or CLKBA↑   | 0.7                                                                                                                                        |     | 0.5                |              | 0                 |       | 0.2                       |              | ns   |

(1) This information was not available at the time of publication.

#### 7.7 Timing Requirements, 40°C to 125°C

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

|                    |                                                              | $\begin{array}{c c} V_{CC} = 1.8 \text{ V} & V_{CC} = 2.5 \text{ V} \\ \pm 0.15 \text{ V} & \pm 0.2 \text{ V} \end{array}  V_{CC} = 2.7 \text{ V}$ |     |                    | 2.7 V | V <sub>CC</sub> =<br>± 0. | 3.3 V<br>3 V | UNIT |     |     |
|--------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-------|---------------------------|--------------|------|-----|-----|
|                    |                                                              | MIN                                                                                                                                                | MAX | MIN                | MAX   | MIN                       | MAX          | MIN  | MAX |     |
| f <sub>clock</sub> | Clock frequency                                              |                                                                                                                                                    | 120 |                    | 150   |                           | 150          |      | 150 | MHz |
| t <sub>w</sub>     | Pulse duration, CLK high or low                              | See <sup>(1)</sup>                                                                                                                                 |     | See <sup>(1)</sup> |       | 3.3                       |              | 3.3  |     | ns  |
| t <sub>su</sub>    | Setup time, A or B before CLKAB↑ or CLKBA↑                   | 5.3                                                                                                                                                |     | 3.5                |       | 3.4                       |              | 3    |     | ns  |
| t <sub>h</sub>     | Hold time, A or B after CLKAB $\uparrow$ or CLKBA $\uparrow$ | 0.8                                                                                                                                                |     | 0.5                |       | 0                         |              | 0.2  |     | ns  |

(1) This information was not available at the time of publication.

#### 7.8 Switching Characteristics, 40°C to 85°C

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM           | TO<br>(OUTPUT) | V <sub>CC</sub> = 1<br>± 0.15 |      | V <sub>CC</sub> =<br>± 0. | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> =<br>± 0. | 3.3 V<br>3 V | UNIT |
|------------------|----------------|----------------|-------------------------------|------|---------------------------|--------------|-------------------|-------|---------------------------|--------------|------|
|                  | (INPUT)        | (001901)       | MIN                           | MAX  | MIN                       | MAX          | MIN               | MAX   | MIN                       | MAX          |      |
| f <sub>max</sub> |                |                |                               | 120  |                           | 150          |                   | 150   |                           | 150          | MHz  |
|                  | A or B         | B or A         | 9.1                           | 11.8 | 6.9                       | 8.6          |                   | 6.4   | 1.4                       | 6.3          |      |
| t <sub>pd</sub>  | CLKAB or CLKBA | A or B         |                               | 10.4 |                           | 7.3          |                   | 7.3   | 2.4                       | 6.4          | ns   |
|                  | SAB or SBA     | B or A         |                               | 12.5 |                           | 9.6          |                   | 8.8   | 1.9                       | 7.4          |      |
| t <sub>en</sub>  | OE or OE       | A or B         |                               | 23.4 |                           | 9.3          |                   | 6.6   | 1.6                       | 6.3          | ns   |
| t <sub>dis</sub> | OE or OE       | A or B         |                               | 15.9 |                           | 8.2          |                   | 6.6   | 1.2                       | 6.2          | ns   |

#### 7.9 Switching Characteristics, 40°C to 125°C

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM           |          |     |      |     | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> =<br>± 0. | UNIT |     |     |
|------------------|----------------|----------|-----|------|-----|-------------------|-------|---------------------------|------|-----|-----|
|                  | (INPUT)        | (OUTPUT) | MIN | MAX  | MIN | MAX               | MIN   | MAX                       | MIN  | MAX |     |
| f <sub>max</sub> |                |          |     | 120  |     | 150               |       | 150                       |      | 150 | MHz |
|                  | A or B         | B or A   |     | 10   |     | 7.6               |       | 6.4                       | 1.4  | 6.3 |     |
| t <sub>pd</sub>  | CLKAB or CLKBA | A or B   |     | 11.6 |     | 9.1               |       | 7.3                       | 2.4  | 6.4 | ns  |
|                  | SAB or SBA     | B or A   |     | 13.1 |     | 9.9               |       | 8.8                       | 1.9  | 7.4 |     |
| t <sub>en</sub>  | OE or OE       | A or B   |     | 2.1  |     | 8.5               |       | 6.6                       | 1.6  | 6.3 | ns  |
| t <sub>dis</sub> | OE or OE       | A or B   |     | 18.6 |     | 8.2               |       | 6.6                       | 1.2  | 6.2 | ns  |

Copyright © 1993-2014, Texas Instruments Incorporated



### 7.10 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                     |                  | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>± 0.15 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>± 0.2 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>± 0.3 V<br>TYP | UNIT |
|-----------------|-------------------------------|------------------|--------------------|--------------------------------------------|-------------------------------------------|-------------------------------------------|------|
| 0               | Power dissipation capacitance | Outputs enabled  | £ 40 MUL           | See <sup>(1)</sup>                         | See <sup>(1)</sup>                        | 55                                        | - 5  |
| C <sub>pd</sub> | per transceiver               | Outputs disabled | f = 10 MHz         | See <sup>(1)</sup>                         | See <sup>(1)</sup>                        | 12                                        | pF   |

(1) This information was not available at the time of publication.

### 7.11 Typical Characteristics



#### SN74LVCH16652A SCAS319J-NOVEMBER 1993-REVISED DECEMBER 2014

#### 8 Parameter Measurement Information



LOAD CIRCUIT

| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

|                    | INF             | PUTS                           |                    | V                 | •     | -            | N N          |
|--------------------|-----------------|--------------------------------|--------------------|-------------------|-------|--------------|--------------|
| V <sub>CC</sub>    | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub> | CL    | RL           | $V_{\Delta}$ |
| 1.8 V $\pm$ 0.15 V | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 30 pF | <b>1 k</b> Ω | 0.15 V       |
| 2.5 V $\pm$ 0.2 V  | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 30 pF | <b>500</b> Ω | 0.15 V       |
| 2.7 V              | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | <b>500</b> Ω | 0.3 V        |
| 3.3 V $\pm$ 0.3 V  | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | <b>500</b> Ω | 0.3 V        |





**PROPAGATION DELAY TIMES** 

INVERTING AND NONINVERTING OUTPUTS



#### VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING

≈0 V

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>Q</sub> = 50 Ω.

(see Note B)

- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 3. Load Circuit and Voltage Waveforms



#### SN74LVCH16652A SCAS319J-NOVEMBER 1993-REVISED DECEMBER 2014

### 9 Detailed Description

#### 9.1 Overview

This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V  $V_{CC}$  operation.

The SN74LVCH16652A device consists of D-type flip-flops and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. The device can be used as two 8-bit transceivers or one 16-bit transceiver.

Complementary output-enable (OEAB and OEBA) inputs control the transceiver functions. Select-control (SAB and SBA) inputs select whether real-time or stored data is transferred. A low input level selects real-time data, and a high input level selects stored data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. Figure 5 illustrates the four fundamental bus-management functions that can be performed with SN74LVCH16652A.

Data on the A or B bus, or both, can be stored in the internal D flip-flops by low-to-high transitions at the appropriate clock (CLKAB or CLKBA) inputs, regardless of the levels on the select-control or output-enable inputs. When SAB and SBA are in the real-time transfer mode, it also is possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration, each output reinforces its input. When all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last level configuration.

To ensure the high-impedance state during power up or power down,  $\overline{\text{OEBA}}$  should be tied to V<sub>CC</sub> through a pullup resistor and OEAB should be tied to GND through a pull-down resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pull-up or pull-down resistors with the bus-hold circuitry is not recommended. The bus-hold circuitry is part of the input circuit and is not disabled by  $\overline{OE}$  or DIR.

#### SN74LVCH16652A

SCAS319J-NOVEMBER 1993-REVISED DECEMBER 2014

www.ti.com

## 9.2 Functional Block Diagram





#### 9.3 Feature Description

- Wide operating voltage range
- Operates from 1.65 V to 3.6 V
- Allows down voltage translation •
  - Inputs accept voltages to 5.5 V
- I<sub>off</sub> feature •
  - Allows voltages on the inputs and outputs when  $V_{\text{CC}}$  is 0 V
- Bus hold on data Inputs eliminates the need for external pull-up/pull-down resistors

#### 9.4 Device Functional Modes

|      |      | INP      | UTS      |                  |                  | DATA                       | . I/O <sup>(1)</sup>       |                                                   |  |  |  |  |  |  |
|------|------|----------|----------|------------------|------------------|----------------------------|----------------------------|---------------------------------------------------|--|--|--|--|--|--|
| OEAB | OEBA | CLKAB    | CLKBA    | SAB              | SBA              | A1–A8                      | B1–B8                      | OPERATION OR FUNCTION                             |  |  |  |  |  |  |
| L    | Н    | H or L   | H or L   | Х                | Х                | Input                      | Input                      | Isolation                                         |  |  |  |  |  |  |
| L    | Н    | <b>↑</b> | Ť        | Х                | Х                | Input                      | Input                      | Store A and B data                                |  |  |  |  |  |  |
| Х    | Н    | ↑        | H or L   | Х                | Х                | Input                      | Unspecified <sup>(2)</sup> | Store A, hold B                                   |  |  |  |  |  |  |
| н    | Н    | <b>↑</b> | Ť        | X <sup>(2)</sup> | Х                | Input                      | Output                     | Store A in both registers                         |  |  |  |  |  |  |
| L    | Х    | H or L   | <b>↑</b> | Х                | Х                | Unspecified <sup>(2)</sup> | Input                      | Hold A, store B                                   |  |  |  |  |  |  |
| L    | L    | ↑        | Ť        | Х                | X <sup>(2)</sup> | Output                     | Input                      | Store B in both registers                         |  |  |  |  |  |  |
| L    | L    | Х        | Х        | Х                | L                | Output                     | Input                      | Real-time B data to A bus                         |  |  |  |  |  |  |
| L    | L    | Х        | H or L   | Х                | н                | Output                     | Input                      | Stored B data to A bus                            |  |  |  |  |  |  |
| н    | Н    | Х        | Х        | L                | Х                | Input                      | Output                     | Real-time A data to B bus                         |  |  |  |  |  |  |
| н    | н    | H or L   | Х        | н                | Х                | Input                      | Output                     | Stored A data to B bus                            |  |  |  |  |  |  |
| н    | L    | H or L   | H or L   | Н                | н                | Output                     | Output                     | Stored A data to B bus and stored B data to A bus |  |  |  |  |  |  |

#### **Table 1. Function Table**

The data-output functions may be enabled or disabled by a variety of level combinations at OEAB or OEBA. Data-input functions always (1) are enabled; i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs. Select control = L; clocks can occur simultaneously.

(2)Select control = H; clocks must be staggered to load both registers.



### **10** Application and Implementation

#### **10.1** Application Information

SN74LVCH16652A is a high-drive CMOS device that can be used for a multitude of bus interface type applications where the data needs to be retained or latched. It can produce 24 mA of drive current at 3.3 V, making it Ideal for driving multiple outputs and good for high-speed applications up to 100 MHz. To ensure the high-impedance state during power up or power down, OEBA should be tied to  $V_{CC}$  through a pull-up resistor and OEAB should be tied to GND through a pull-down resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pull-up or pull-down resistors with the bus-hold circuitry is not recommended. The bus-hold circuitry is part of the input circuit and is not disabled by any control pin.

#### **10.2 Typical Application**



Figure 5. Bus-Management Functions

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in the *Recommended Operating Conditions* table.
  - For specified High and low levels, see  $V_{IH}$  and  $V_{IL}$  in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid  $V_{CC}$ .
- 2. Recommend Output Conditions
  - Load currents should not exceed 50 mA per output and 100 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



#### **Typical Application (continued)**

#### 10.2.3 Application Curves



#### 11 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple V<sub>CC</sub> pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

STRUMENTS

www.ti.com

### 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver.

#### 12.2 Layout Example





### **13 Device and Documentation Support**

#### 13.1 Trademarks

Widebus is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.3 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                    | (.)           |              | Ū                  |      | -              | (=)             | (6)                           | (0)                |              | ()                      |         |
| SN74LVCH16652ADGGR | ACTIVE        | TSSOP        | DGG                | 56   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LVCH16652A              | Samples |
| SN74LVCH16652ADGVR | ACTIVE        | TVSOP        | DGV                | 56   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LDH652A                 | Samples |
| SN74LVCH16652ADL   | ACTIVE        | SSOP         | DL                 | 56   | 20             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LVCH16652A              | Samples |
| SN74LVCH16652ADLG4 | ACTIVE        | SSOP         | DL                 | 56   | 20             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LVCH16652A              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LVCH16652ADGGR          | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74LVCH16652ADGVR          | TVSOP           | DGV                | 56 | 2000 | 330.0                    | 24.4                     | 6.8        | 11.7       | 1.6        | 12.0       | 24.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVCH16652ADGGR | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVCH16652ADGVR | TVSOP        | DGV             | 56   | 2000 | 367.0       | 367.0      | 45.0        |



5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device             | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LVCH16652ADL   | DL           | SSOP         | 56   | 20  | 473.7  | 14.24  | 5110   | 7.87   |
| SN74LVCH16652ADLG4 | DL           | SSOP         | 56   | 20  | 473.7  | 14.24  | 5110   | 7.87   |

# **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **DGV0056A**



# **PACKAGE OUTLINE**

# **TVSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-194.



# DGV0056A

# **EXAMPLE BOARD LAYOUT**

# TVSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGV0056A

# **EXAMPLE STENCIL DESIGN**

## TVSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



DL (R-PDSO-G56)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
  - This drawing is subject to change without notice. В.
  - Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). C.
  - D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



# **PACKAGE OUTLINE**

# **DGG0056A**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# DGG0056A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0056A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated