# TLC5951 24-Channel, 12-Bit PWM LED Driver With 7-Bit Dot Correction and 3-Group, 8-Bit Global Brightness Control 

## 1 Features

- 24-Channel Constant-Current Sink Output
- Current Capability: 40 mA
- Selectable Grayscale (GS) Control With PWM: 12-Bit (4096 Step), 10-Bit (1024 Step), 8-Bit (256 Step)
- Three Independent Grayscale Clocks for Three Color Groups
- Dot Correction (DC): 7-Bit (128 Step)
- Global Brightness Control (BC) for Each Color Group: 8-Bit (256 Step)
- Auto Display Repeat Function
- Independent Data Port for GS and BC and DC Data
- Communication Path Between Each Data Port
- LED Power-Supply Voltage up to 15 V
- $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V
- Constant-Current Accuracy:
- Channel-to-Channel $= \pm 1.5 \%$
- Device-to-Device $= \pm 3 \%$
- CMOS Logic Level I/O
- Data Transfer Rate: 30 MHz
- 33-MHz Grayscale Control Clock
- Continuous Base LED-Open Detection (LOD)
- Continuous Base LED-Short Detection (LSD)
- Thermal Shutdown (TSD) With Auto Restart
- Grouped Delay to Prevent Inrush Current
- Operating Ambient Temperature: $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
- Packages: HTSSOP-38, QFN-40


## 2 Applications

- Full-Color LED Displays
- LED Signboards


## 3 Description

The TLC5951 device is a 24 -channel, constantcurrent sink driver. Each channel has an individuallyadjustable, 4096-step, pulse-width modulation (PWM) grayscale (GS) brightness control and 128-step constant-current dot correction (DC). The dot correction adjusts brightness deviation between channels and other LED drivers. The output channels are grouped into three groups of eight channels. Each channel group has a 256 -step global brightness control (BC) function and an individual grayscale clock input.

| Device Information $^{(1)}$ |  |  |
| :--- | :--- | :--- |
| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| TLC5951 | HTSSOP $(38)$ | $12.50 \mathrm{~mm} \times 6.20 \mathrm{~mm}$ |
|  | VQFN $(40)$ | $6.00 \times 6.00 \mathrm{~mm}$ |
|  | WQFN $(40)$ | $6.00 \times 6.00 \mathrm{~mm}$ |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Typical Application Circuit (Multiple Daisy-Chained TLC5951 Devices)



## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Revision History. ..... 2
5 Description (Continued) ..... 4
6 Pin Configuration and Functions ..... 4
7 Specifications ..... 6
7.1 Absolute Maximum Ratings ..... 6
7.2 ESD Ratings ..... 6
7.3 Recommended Operating Conditions ..... 7
7.4 Thermal Information ..... 7
7.5 Electrical Characteristics ..... 8
7.6 Switching Characteristics ..... 10
7.7 Typical Characteristics ..... 15
8 Parameter Measurement Information ..... 20
8.1 Pin Equivalent Input and Output Schematic Diagrams ..... 20
8.2 Test Circuits ..... 20
9 Detailed Description ..... 21
9.1 Overview ..... 21
9.2 Functional Block Diagram ..... 22
9.3 Feature Description ..... 23
9.4 Device Functional Modes ..... 23
10 Device and Documentation Support ..... 38
10.1 Receiving Notification of Documentation Updates 3 ..... 38
10.2 Community Resources. ..... 38
10.3 Trademarks ..... 38
10.4 Electrostatic Discharge Caution ..... 38
10.5 Glossary ..... 38
11 Mechanical, Packaging, and Orderable Information ..... 38

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision D (December 2013) to Revision E Page

- Added WQFN package to the Device Information table ..... 1
- Changed Typical Application Circuit diagram ..... 1
- Changed ordering of the OUTxy pin numbers in the Pin Functions table to match the pinout diagram ..... 5
- Deleted ESD rating specifications from the Absolute Maximum Ratings table ..... 6
- Added ESD Ratings table to the data sheet. ..... 6
- Added Thermal Information table to the data sheet. ..... 7
- Deleted Dissipation Ratings table from the data sheet ..... 7
Changes from Revision C (August 2013) to Revision D
- Added $\Delta \mathrm{l}_{\text {OLC5 }}$ and $\Delta \mathrm{l}_{\text {OLC6 }}$ parameters to Electrical Characteristics table
Page
- Added footnote 6 to footnote 9 in Electrical Characteristics table ..... 9
Changes from Revision B (December 2009) to Revision C Page
- Changed AC Characteristics, $\mathrm{t}_{\mathrm{WHO}}$ and $\mathrm{t}_{\text {wLo }}$ parameter associated pin names ..... 7
- Updated Figure 3 ..... 12
- Updated Figure 7 ..... 15
- Updated Figure 33 ..... 18
- Updated Figure 48 ..... 35
37
Changes from Revision A (April 2009) to Revision B Page
- Changed product status from mixed to production data ..... 1
- Deleted footnote 1 from RHA pinout ..... 4
- Changed test conditions of $\mathrm{t}_{\mathrm{D} 8}$ in Switching Characteristics table ..... 10
- Changed header for second column in Table 9 ..... 33
- Changed description for bits 175-168, 183-176, and 191-184 in Table 13 ..... 36
Changes from Original (March 2009) to Revision A Page
- Changed $\mathrm{T}_{\text {SU3 }}$ minimum specification to 40 ns in the Recommended Operating Conditions table ..... 7
- Changed $\mathrm{V}_{\mathrm{O}}$ minimum specification to maximum specification in the Recommended Operating Conditions table ..... 7
- Changed $\mathrm{I}_{\mathrm{OH}}$ minimum specification to maximum specification in the Recommended Operating Conditions table ..... 7
- Changed $\mathrm{I}_{\mathrm{OL}}$ minimum specification to maximum specification in the Recommended Operating Conditions table. ..... 7
- Changed $\mathrm{I}_{\mathrm{LLc}}$ minimum specification to maximum specification in the Recommended Operating Conditions table ..... 7
- Changed $\mathrm{f}_{\mathrm{CLK}(\mathrm{SCLK})}$ minimum specification to maximum specification in the Recommended Operating Conditions table. ..... 7
- Changed $\mathrm{f}_{\mathrm{CLK}(\mathrm{GSCKR} / \mathrm{G} / B)}$ minimum specification to maximum specification in the Recommended Operating Conditions table ..... 7
- Changed $\mathrm{I}_{\mathrm{CC} 2}$ typical value to 6 mA in the Electrical Characteristics table ..... 8
- Changed $\mathrm{I}_{\mathrm{CC} 3}$ typical value to 12 mA and maximum value to 27 mA in the Electrical Characteristics table ..... 8
- Changed $\mathrm{I}_{\mathrm{CC} 4}$ typical value to 21 mA and maximum value to 55 mA in the Electrical Characteristics table ..... 8
- Changed $\Delta \mathrm{l}_{\mathrm{LLC} 2}$ typical value to $\pm 1 \%$ in the Electrical Characteristics table ..... 8
- Changed $\Delta \mathrm{I}_{\mathrm{OLC} 3}$ typical value to $\pm 0.5 \%$ in the Electrical Characteristics table ..... 8
- Changed fourth paragraph of Maximum Constant Sink Current Value section to reference correct graph. ..... 24
- Changed DC function adjustment range description to reflect proper adjustment range for each control in Dot Correction (DC) Function section ..... 24
- Changed brightness control to dot correction data in 288-Bit Common Shift Register section ..... 30
- Corrected number of bits contained within the DC, BC, FC, and UD shift register in the DC, BC, FC, and UD Shift Register section ..... 32
- Corrected typo about which bits are written in the DC, BC, FC, and UD Data Latch section. ..... 32
- Corrected percentage of adjustment rage selected in the Dot Correction Data Latch section ..... 32
- Deleted second paragraph of Status Information Data (SID) section ..... 34
- Updated LOD bit = 1 condition description in the Continuous Base LOD, LSD, and TEF section ..... 37


## 5 Description (Continued)

GS, DC, and BC data are accessible via a serial interface port. DC and BC can be programmed via a dedicated serial interface port.

The TLC5951 device has three error-detection circuits for LED-open detection (LOD), LED-short detection (LSD), and thermal error flag (TEF). LOD detects a broken or disconnected LED, LSD detects a shorted LED, and TEF indicates an overtemperature condition.

## 6 Pin Configuration and Functions

DAP PowerPAD Package 38-Pin HTSSOP With Exposed Thermal Pad (Top View)


RHA and RTA Packages
40-Pin VQFN and WQFN With Exposed Thermal Pads (Top View)


NC = no internal connection

Pin Functions

| PIN |  |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |  |
|  | DAP | RHA, RTA |  |  |
| DCSCK | 37 | 24 | 1 | Serial-data shift clock for the 216-bit DC, BC, FC, and UD shift register. Data present on DCSIN are shifted into the LSB of the shift register with the DCSCK rising edge. Data in the shift register are shifted toward the MSB at each DCSCK rising edge. The MSB data of the register appear on DCSOUT. The 216-bit data in the shift register are automatically copied to the DC, BC, FC, and UD data latch 3 ms to 7 ms following the last rising edge after DCSCK stops switching. |
| DCSIN | 38 | 25 | 1 | Serial data input for the 216-bit DC, BC, FC, and UD shift register. DCSIN is connected to the LSB of the shift register. |
| DCSOUT | 20 | 6 | O | Serial data output of the 216 -bit shift register. DCSOUT is connected to the MSB of the shift register. Data are clocked out at the rising edge of DCSCK. |
| GND | 33 | 20 | - | Power ground |
| GSCKB | 6 | 31 | I | Reference clock for the GS PWM control for the BLUE LED output group. When XBLNK is high, each GSCKR rising edge increments the BLUE LED GS counter for PWM control. |
| GSCKG | 4 | 29 | I | Reference clock for the GS PWM control for the GREEN LED output group. When XBLNK is high, each GSCKR rising edge increments the GREEN LED GS counter for PWM control. |

Pin Functions (continued)

| PIN |  |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |  |
|  | DAP | RHA, RTA |  |  |
| GSCKR | 5 | 30 | I | Reference clock for the GS pulse-width modulation (PWM) control for the RED LED output group. When XBLNK is high, each GSCKR rising edge increments the RED LED GS counter for PWM control. |
| GSLAT | 3 | 28 | 1 | Data in the 288-bit common shift register are copied to the GS data latch or to the DC, BC, and FC data latch at the rising edge of GSLAT. The level of GSLAT at the last GSSCK before the GSLAT rising edge determines which of the two latches the data are transferred into. When GSLAT is low at the last GSSCK rising edge, all 288 bits in the common shift register are copied to the GS data latch. When GSLAT is high at the last GSSCK rising edge, bits $0-198$ are copied to the DC, BC, and FC data latch and bits 199-215 are copied to the 216 -bit DC, BC, FC, and UD shift register. The GSLAT rising edge for a DC, BC, FC, and UD data write must be input more than 7 ms after a data write through the DCSIN pin. |
| GSSCK | 2 | 27 | 1 | Serial data shift clock for the 288 -bit common shift register for GS, DC, BC, and FC data. Data present on GSSIN are shifted into the LSB of the shift register with the rising edge of GSSCK. Data in the shift register are shifted toward the MSB at each rising edge of GSSCK. The MSB data of the shift register appear on GSSOUT. |
| GSSIN | 1 | 26 | 1 | Serial data input for the 288 -bit common shift register for grayscale (GS), dot correction (DC), global brightness control (BC), and function control (FC) data. GSSIN is connected to the LSB of the 288-bit common shift register. This pin is internally pulled to GND with a $500-\mathrm{k} \Omega$ resistor. |
| GSSOUT | 19 | 5 | 0 | Serial data output of the 288 -bit common shift register. LED-open detection (LOD), LED-short detection (LSD), thermal error flag (TEF), and 199-bit data in the DC, BC, and FC data latch can be read via GSSOUT. GSSOUT is connected to the MSB of the shift register. Data are clocked out at the rising edge of GSSCK. |
| IREF | 34 | 21 | I/O | A resistor connected between IREF and GND sets the maximum current for all constant-current outputs. |
| NC | - | 4, 7 | - | No internal connection |
| OUTB0OUTB7 | $\begin{gathered} 9,12,15 \\ 18,21,24, \\ 27,30 \end{gathered}$ | $\begin{gathered} 34,37,40 \\ 3,8,11,14 \\ 17 \end{gathered}$ | 0 | Constant-current outputs for the BLUE LED group. These outputs are controlled with the GSCKB clock signal. <br> The BLUE LED group is divided into four subgroups: OUTB0 and OUTB4, OUTB1and OUTB5, OUTB2 and OUTB6, and OUTB3 and OUTB7. <br> Each paired output turns on or off with 24 ns (typ) time delay between other paired outputs. Multiple outputs can be tied together to increase the constant-current capability. Different voltages can be applied to each output. |
| OUTGOOUTG7 | $\begin{gathered} 7,10,13 \\ 16,23,26, \\ 29,32 \end{gathered}$ | $\begin{gathered} 32,35,38 \\ 1,10,13 \\ 16,19 \end{gathered}$ | O | Constant-current outputs for the GREEN LED group. These outputs are controlled with the GSCKG clock signal. <br> The GREEN LED group is divided into four subgroups: OUTG0 and OUTG4, OUTG1 and OUTG5, OUTG2 and OUTG6, and OUTG3 and OUTG7. <br> Each paired output turns on or off with 24 ns (typ) time delay between other paired outputs. Multiple outputs can be tied together to increase the constant-current capability. Different voltages can be applied to each output. |
| OUTROOUTR7 | $\begin{gathered} 8,11,14 \\ 17,22,25 \\ 28,31 \end{gathered}$ | $\begin{gathered} 33,36,39 \\ 2,9,12,15, \\ 18 \end{gathered}$ | 0 | Constant-current outputs for the RED LED group. These outputs are controlled with the GSCKR clock signal. <br> The RED LED group is divided into four subgroups: OUTR0 and OUTR4, OUTR1 and OUTR5, OUTR2 and OUTR6, and OUTR3 and OUTR7. <br> Each paired output turns on or off with 24 ns (typ) time delay between other paired outputs. Multiple outputs can be tied together to increase the constant-current capability. Different voltages can be applied to each output. |
| VCC | 35 | 22 | - | Power supply |
| XBLNK | 36 | 23 | 1 | When XBLNK is low, all constant-current outputs (OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7) are forced off. The grayscale counters for each color group are reset to 0 , and the grayscale PWM timing controller is initialized. When XBLNK is high, all constant-current outputs are controlled by the grayscale PWM timing controller for each color LED. This pin is internally pulled to GND with a $500-\mathrm{k} \Omega$ resistor. |

## 7 Specifications

### 7.1 Absolute Maximum Ratings ${ }^{(1)(2)}$

Over operating ambient temperature range, unless otherwise noted.

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | VCC | -0.3 | 6 | V |
| lout | Output current (dc) | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7 |  | 50 | mA |
| $\mathrm{V}_{\text {IN }}$ | Input voltage range | GSSIN, GSSCK, GSLAT, GSCKR, GSCKG, GSCKB, DCSIN, DCSCK, XBLNK, IREF | -0.3 | $V_{C C}+0.3$ | V |
|  | Output voltage range | GSSOUT, DCSOUT | -0.3 | $\mathrm{V}_{C C}+0.3$ | V |
|  | Output volage range | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7 | -0.3 | 16 | V |
| $\mathrm{T}_{\mathrm{J} \text { (max) }}$ | Operation junction tem | rature | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature |  | -55 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltage values are with respect to network ground terminal.

### 7.2 ESD Ratings

|  |  | VALUE | UNIT |
| :---: | :---: | :---: | :---: |
|  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ | $\pm 2000$ |  |
| $\mathrm{V}_{(\text {(ESD) }} \quad$ Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22C101 ${ }^{(2)}$ | $\pm 500$ | V |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

At $T_{A}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER |  |  | MIN | NOM MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS: $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 3 | 5.5 | V |
| $\mathrm{V}_{0}$ | Voltage applied to output | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7 |  | 15 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High level input voltage |  | $0.7 \times \mathrm{V}_{\text {CC }}$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low level input voltage |  | GND | $0.3 \times \mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\mathrm{OH}}$ | High level output current | GSSOUT, DCSOUT |  | -1 | mA |
| loL | Low level output current | GSSOUT, DCSOUT |  | 1 | mA |
| Iolc | Constant output sink current | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7 |  | 40 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating ambient temperature |  | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Operating junction temperature |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |
| AC CHARACTERISTICS, $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |
| $\mathrm{f}_{\text {CLK ( }}$ SCK) | Data-shift clock frequency | GSSCK, DCSCK |  | 30 | MHz |
| $\mathrm{f}_{\mathrm{CLK}}$ (GSCKR/G/B) | Grayscale clock frequency | GSCKR, GSCKG, GSCKB |  | 33 | MHz |
| $\mathrm{t}_{\mathrm{WH}}$ and $\mathrm{t}_{\mathrm{WLO}}$ | Pulse duration | GSSCK, DCSCK, GSCKR, GSCKG, GSCKB | 10 |  | ns |
| $\mathrm{t}_{\mathrm{WH} 1}$ and $\mathrm{t}_{\mathrm{WL} 1}$ |  | GSLAT | 30 |  | ns |
| twL2 |  | XBLNK | 30 |  | ns |
| tsuo | Setup time | GSSIN $\rightarrow$ GSSCK $\uparrow$, DCSIN $\rightarrow$ DCSCK $\uparrow$ | 5 |  | ns |
| $\mathrm{t}_{\text {SU } 1}$ |  | XBLNK $\uparrow \rightarrow$ GSCKR $\uparrow$, GSCKG $\uparrow$, or GSCKB $\uparrow$ | 10 |  | ns |
| $\mathrm{t}_{\text {SU2 }}$ |  | GSLAT $\uparrow \rightarrow$ GSSCK $\uparrow$ | 150 |  | ns |
| $\mathrm{t}_{\text {SU3 }}$ |  | GSLAT $\uparrow$ for GS data $\rightarrow$ GSCKR $\uparrow$, GSCKG $\uparrow$, or GSCKB $\uparrow$ when display timing reset mode is disabled | 40 |  | ns |
| $\mathrm{t}_{\text {SU4 }}$ |  | GSLAT $\uparrow$ for GS data $\rightarrow$ GSCKR $\uparrow$, GSCKG $\uparrow$, or GSCKB $\uparrow$ when display timing reset mode is enabled | 100 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold time | GSSIN $\rightarrow$ GSSCK $\uparrow$, DCSIN $\rightarrow$ DCSCK $\uparrow$ | 5 |  | ns |
| $\mathrm{t}_{\mathrm{H} 1}$ |  | GSLAT $\uparrow \rightarrow$ GSSCK $\uparrow$ | 35 |  | ns |
| $\mathrm{t}_{\mathrm{H} 2}$ |  | GSLAT $\downarrow \rightarrow$ GSSCK $\uparrow$ | 5 |  | ns |

### 7.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | TLC5951 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{\|c\|} \hline \text { DAP (HTSSOP) } \\ \hline 38 \text { PINS } \\ \hline \end{array}$ | $\begin{gathered} \text { RHA (VQFN) } \\ \hline 40 \text { PINS } \end{gathered}$ | $\begin{gathered} \hline \text { RTA (WQFN) } \\ \hline 40 \text { PINS } \\ \hline \end{gathered}$ |  |
|  |  |  |  |  |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistanceDeleted Dissipation Ratings | 27.8 | 28 | 27.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 14.7 | 27.7 | 12.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 6.7 | 9.3 | 8.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{J T}$ | Junction-to-top characterization parameter | 0.2 | 0.2 | 0.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JB }}$ | Junction-to-board characterization parameter | 6.8 | 9.3 | 8.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | 0.6 | 1.3 | 0.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

### 7.5 Electrical Characteristics

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V , and $\mathrm{V}_{\text {LED }}=5 \mathrm{~V}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}$ $=3.3 \mathrm{~V}$.

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | At GSSOUT, DCSOUT, $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-0.4$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | At GSSOUT, DCSOUT, $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | 0.4 | V |
| 1 | Input current | At GSSCK, GSLAT, DCSIN, DCSCK, GSCKR, -G, -B with $\mathrm{V}_{\mathrm{I}}=$ $\mathrm{V}_{\mathrm{CC}}$, <br> At GSSIN, GSSCK, GSLAT, DCSIN, XBLNK, DCSCK, GSCKR, -$\mathrm{G},-\mathrm{B}$ with $\mathrm{V}_{1}=\mathrm{GND}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC} 1}$ |  | GSSIN, GSSCK, GSLAT, DCSIN, DCSCK = low, XBLNK = low, GSCKR, -G, $-\mathrm{B}=\mathrm{low}, \mathrm{V}_{\text {OUTRn } / \mathrm{Gn} / \mathrm{Bn}}=1 \mathrm{~V}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, $\mathrm{R}_{\text {IREF }}=24 \mathrm{k} \Omega$ (IOUTRn/Gn/Bn $=2 \mathrm{~mA}$ target) |  | 1 | 3 | mA |
| $\mathrm{I}_{\mathrm{CC} 2}$ |  | GSSIN, GSSCK, GSLAT, DCSIN, DCSCK = low, XBLNK = low, GSCKR, -G, -B = low, $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=1 \mathrm{~V}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, $\mathrm{R}_{\text {IREF }}=2.4 \mathrm{k} \Omega\left(\mathrm{l}_{\text {OUTRn } / \mathrm{Gn} / \mathrm{Bn}}=20 \mathrm{~mA}\right.$ target $)$ |  | 6 | 10 | mA |
| $\mathrm{I}_{\mathrm{CC3}}$ | Supply current | GSSIN, GSSCK, GSLAT, DCSIN, DCSCK = low, XBLNK = high, GSCKR, -G, $-\mathrm{B}=33 \mathrm{MHz}, \mathrm{V}_{\mathrm{OUTRn} / \mathrm{Gn} / \mathrm{Bn}}=1 \mathrm{~V}$, GSRn, $-G n,-B n=F F F h, B C R,-G,-B=F F h$, DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, $R_{\text {IREF }}=2.4 \mathrm{k} \Omega$ ( $\mathrm{l}_{\text {OUTR } n / G n / B n}=20 \mathrm{~mA}$ target $)$, auto repeat on |  | 12 | 27 | mA |
| $\mathrm{I}_{\mathrm{CC} 4}$ |  | GSSIN, GSSCK, GSLAT, DCSIN, DCSCK = low, XBLNK = high, GSCKR, -G, $-\mathrm{B}=33 \mathrm{MHz}, \mathrm{V}_{\mathrm{OUTRn} / \mathrm{Gn} / \mathrm{Bn}}=1 \mathrm{~V}$, <br> GSRn, $-G n,-B n=F F F h, B C R,-G,-B=F F h$, <br> DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, <br> $R_{\text {IREF }}=1.2 \mathrm{k} \Omega$ (IOUTRn/Gn/Bn$=40 \mathrm{~mA}$ target), auto repeat on |  | 21 | 55 | mA |
| Iolc | Constant output current | At OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7, <br> All OUTRn, $-\mathrm{Gn},-\mathrm{Bn}=\mathrm{on}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, <br> DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, <br> $\mathrm{V}_{\mathrm{OUTRn} / \mathrm{Gn} / \mathrm{Bn}}=1 \mathrm{~V}, \mathrm{~V}_{\text {OUTfix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.2 \mathrm{k} \Omega\left(\mathrm{l}_{\text {OUTRn } / \mathrm{Gn} / \mathrm{Bn}}=40 \mathrm{~mA}\right.$ target $)$ | 35 | 40 | 45 | mA |
| Iolkg | Leakage output current | At OUTR0-OUTR7, OUTG0-OUTG7 and OUTB0-OUTB7, XBLNK $=$ low, $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=\mathrm{V}_{\text {OUTfix }}=15 \mathrm{~V}, \mathrm{R}_{\text {IREF }}=1.2 \mathrm{k} \Omega$ |  |  | 0.1 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{l}_{\text {OLC }}$ | Constant-current error ${ }^{(1)}$ (channel-to-channel in same color group) | At OUTR0-OUTR7, OUTG0-OUTG7 and OUTB0-OUTB7, <br> All OUTRn, $-\mathrm{Gn},-\mathrm{Bn}=\mathrm{on}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, <br> DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, <br> $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=1 \mathrm{~V}, \mathrm{~V}_{\text {OUTfix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.2 \mathrm{k} \Omega\left(\mathrm{l}_{\text {OUTRn } / \mathrm{Gn} / \mathrm{Bn}}=40 \mathrm{~mA}\right.$ target $)$ |  | $\pm 1.5 \%$ | $\pm 4 \%$ |  |
| $\Delta \mathrm{l}_{\text {OLC1 }}$ | Constant-current error ${ }^{(2)}$ (color group to color group in same device) | At OUTR0-OUTR7, OUTG0-OUTG7 and OUTB0-OUTB7, <br> All OUTRn, $-\mathrm{Gn},-\mathrm{Bn}=\mathrm{on}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, <br> DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, <br> $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=1 \mathrm{~V}$, $\mathrm{V}_{\text {OUTfix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.2 \mathrm{k} \Omega\left(\mathrm{l}_{\mathrm{OUTRn} / \mathrm{Gn} / \mathrm{Bn}}=40 \mathrm{~mA}\right.$ target $)$ |  | $\pm 1 \%$ | $\pm 3 \%$ |  |

(1) The deviation of each output in the same color group from the average of the same color group (OUTR0-OUTR7, OUTG0-OUTG7, or

OUTB0-OUTB7) constant current. The deviation is calculated by the formula

$$
\Delta(\%)=\left[\frac{\mathrm{I}_{\text {OUTXn }}(\mathrm{N}=0-7)}{\frac{\left(\mathrm{I}_{\text {OUTX0 }}+\mathrm{I}_{\text {OUTX } 1}+\ldots+\mathrm{I}_{\text {OUTX6 }}+\mathrm{I}_{\text {OUTX }}\right)}{}}-1\right] \times 100
$$ where ( $\mathrm{X}=\mathrm{R}, \mathrm{G}$, or $\mathrm{B} ; \mathrm{n}=0-7$ ).

(2) The deviation of each color group in the same device from the average of all constant current. The deviation is calculated by the formula


## Electrical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V , and $\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}$ $=3.3 \mathrm{~V}$.

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Delta \mathrm{l}_{\text {OLC2 }}$ | Constant-current error ${ }^{(3)}$ (device to device) | At OUTR0-OUTR7, OUTG0-OUTG7 and OUTB0-OUTB7, All OUTRn, $-\mathrm{Gn},-\mathrm{Bn}=\mathrm{on}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, $\mathrm{V}_{\text {OUTR } / \text { /Gn/Bn }}=1 \mathrm{~V}, \mathrm{~V}_{\text {OUTfix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.2 \mathrm{k} \Omega$ ( $\mathrm{l}_{\text {OUTRn/Gn/Bn }}=40 \mathrm{~mA}$ target) |  | $\pm 1 \%$ | $\pm 6 \%$ |  |
| $\Delta \mathrm{l}_{\text {OLC3 }}$ | Line regulation ${ }^{(4)}$ | At OUTR0-OUTR7, OUTG0-OUTG7 and OUTB0-OUTB7, All OUTRn, $-\mathrm{Gn},-\mathrm{Bn}=\mathrm{on}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, $\mathrm{V}_{\text {OUTR } / / G n / B n}=1 \mathrm{~V}, \mathrm{~V}_{\text {OUTfix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.2 \mathrm{k} \Omega\left(\mathrm{l}_{\text {OUTRn } / \mathrm{Gn} / \mathrm{Bn}}=40 \mathrm{~mA}\right.$ target $)$ |  | $\pm 0.5$ | $\pm 2$ | \%/V |
| $\Delta \mathrm{l}_{\text {OLC4 }}$ | Load regulation ${ }^{(5)}$ | At OUTR0-OUTR7, OUTG0-OUTG7 and OUTB0-OUTB7, All OUTRn, $-\mathrm{Gn},-\mathrm{Bn}=\mathrm{on}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, $\mathrm{V}_{\text {OUTR } n / G n / B n}=1 \mathrm{~V}, \mathrm{~V}_{\text {OUTtix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.2 \mathrm{k} \Omega$ (loutRn/Gn/Bn $=40 \mathrm{~mA}$ target) |  | $\pm 1$ | $\pm 3$ | \%/V |
| $\Delta \mathrm{l}$ OLC5 | Constant-current error ${ }^{(6)(7)}$ (channel-to-channel in same device) | At OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7, All OUTRn, $-\mathrm{Gn},-\mathrm{Bn}=\mathrm{On}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=0.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, <br> $R_{\text {IREF }}=9.6 \mathrm{k} \Omega\left(\mathrm{I}_{\text {OUTR } / \mathrm{Gn} / \mathrm{Bn}}=5 \mathrm{~mA}\right.$ target) |  |  | 10\% |  |
| $\Delta \mathrm{l}_{\text {OLC6 }}$ | Constant-current error ${ }^{(7)(8)(9)}$ (device-to-device) | At OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7, All OUTRn, $-\mathrm{Gn},-\mathrm{Bn}=\mathrm{On}, \mathrm{BCR},-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$, DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range, $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=0.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, <br> $\mathrm{R}_{\text {IREF }}=9.6 \mathrm{k} \Omega$ (IOUTRn/Gn/Bn $=5 \mathrm{~mA}$ target) |  |  | 12\% |  |

(3) The deviation of the constant-current average from the ideal constant-current value. The deviation is calculated by the formula
$\Delta(\%)=\left(\frac{\frac{\left(\mathrm{I}_{\text {OUTRO }}+\ldots+\mathrm{I}_{\text {OUTR7 }}+\mathrm{I}_{\text {OUTG0 }}+\ldots+\mathrm{I}_{\text {OUTG7 }}+\mathrm{I}_{\text {OUTB0 }}+\ldots+\mathrm{I}_{\text {OUTB7 }}\right)}{24}-\text { (Ideal Output Current) }}{\text { Ideal Output Current }}\right) \times 100$
Ideal current is calculated by the formula $\mathrm{I}_{\text {OUT(IDEAL, MA) }}=40 \times\left(\frac{1.20}{\mathrm{R}_{\text {IREF }}(\Omega)}\right)$
(4) Line regulation is calculated by $\Delta(\% \mathrm{~N})=\left\{\frac{\left(\mathrm{l}_{\text {OUTXn }} \text { at } \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}\right)-\left(\mathrm{l}_{\text {OUTXn }} \text { at } \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)}{\left(\mathrm{l}_{\text {OUTXn }} \text { at } \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)}\right) \times \frac{100}{5.5 \mathrm{~V}-3 \mathrm{~V}}$
, where ( $\mathrm{X}=\mathrm{R}, \mathrm{G}$, or $\mathrm{B} ; \mathrm{n}=0-7$ ).
$\Delta(\% / \mathrm{V})=\left[\frac{\left(\mathrm{l}_{\text {outXn }} \text { at } \mathrm{V}_{\text {ouTXn }}=3 \mathrm{~V}\right)-\left(\mathrm{l}_{\text {OUTXn }} \text { at } \mathrm{V}_{\text {OUTXn }}=1 \mathrm{~V}\right)}{\left(\mathrm{l}_{\text {OUTXn }} \text { at } \mathrm{V}_{\text {OUTXn }}=1 \mathrm{~V}\right)}\right] \times \frac{100}{3 \mathrm{~V}-1 \mathrm{~V}}$
(5) Load regulation is calculated by
(6) The deviation of the maximum of all 24 channels from the minimum of all 24 channels of the same , where $(X=R, G, o r B ; n=0-7)$.

$$
\Delta(\%)=\frac{\operatorname{Max}\left(\mathrm{I}_{\mathrm{OUT} 24}\right)-\operatorname{Min}\left(\mathrm{I}_{\mathrm{OUT} 24}\right)}{\frac{\left(\mathrm{I}_{\mathrm{OUT}} \mathrm{R} 0+\ldots+\mathrm{I}_{\mathrm{OUT}} \mathrm{R} 7+\mathrm{I}_{\mathrm{OUT}} \mathrm{G} 0+\ldots+\mathrm{I}_{\mathrm{OUT}} \mathrm{G} 7+\mathrm{I}_{\mathrm{OUT}} \mathrm{~B} 0+\ldots+\mathrm{I}_{\mathrm{OUT}} \mathrm{~B} 7\right)}{24}}
$$

(7) Applicable only to QFN-40 package.
(8) The deviation of the maximum of all 24 channels of 30 devices from the minimum of all 24 channels of 30 devices. The deviation is calculated by
$\Delta(\%)=\frac{\left.\text { Max [ } I_{\text {OUT }} D 1(24 \mathrm{Ch}), \mathrm{I}_{\mathrm{OUT}} \mathrm{D} 2(24 \mathrm{Ch}) \ldots \mathrm{I}_{\mathrm{OUT}} \mathrm{D} 30(24 \mathrm{Ch})\right]-\operatorname{Min}\left[\mathrm{I}_{\mathrm{OUT}} \mathrm{D} 1(24 \mathrm{Ch}), \mathrm{I}_{\mathrm{OUT}} \mathrm{D} 2(24 \mathrm{Ch}) \ldots \mathrm{I}_{\mathrm{OUT}} \mathrm{D} 30(24 \mathrm{Ch})\right]}{\text { Average }\left[\mathrm{I}_{\mathrm{OUT}} \mathrm{D} 1(24 \mathrm{Ch}), \mathrm{I}_{\mathrm{OUT}} \mathrm{D} 2(24 \mathrm{Ch}) \ldots \mathrm{I}_{\mathrm{OUT}} \mathrm{D} 30(24 \mathrm{Ch})\right]}$
(9) Not production tested, verified by characterization.

## Electrical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V , and $\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}$ $=3.3 \mathrm{~V}$.

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {TEF }}$ | Thermal error flag threshold ${ }^{(10)}$ | Junction temperature | 150 | 163 | 175 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{HYS}}$ | Thermal error flag hysteresis ${ }^{(10)}$ | Junction temperature | 5 | 10 | 20 | ${ }^{\circ} \mathrm{C}$ |
| $V_{\text {LOD }}$ | LED open-detection threshold | All OUTRn, -Gn, -Bn = on | 0.2 | 0.25 | 0.3 | V |
| $\mathrm{V}_{\text {LSD }}$ | LED short-detection threshold | All OUTRn, -Gn, -Bn = on | 2.4 | 2.5 | 2.6 | V |
| $\mathrm{V}_{\text {IREF }}$ | Reference voltage output | $\mathrm{R}_{\text {IREF }}=1.2 \mathrm{k} \Omega$ | 1.17 | 1.2 | 1.23 | V |
| R PDWN | Pulldown resistor | At XBLNK, GSSIN | 250 | 500 | 750 | k $\Omega$ |

(10) Not tested; specified by design.

### 7.6 Switching Characteristics

At $T_{A}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{R}_{\text {IREF }}=1.2 \mathrm{k} \Omega$, and $\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$.

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{R} 0}$ | Rise time | GSSOUT, DCSOUT |  | 6 | 15 | ns |
| $\mathrm{t}_{\mathrm{R} 1}$ |  | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7, with BCR, $-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$ and DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range |  | 10 | 30 | ns |
| $\mathrm{t}_{\text {F0 }}$ | Fall time | GSSOUT, DCSOUT |  | 6 | 15 | ns |
| $\mathrm{t}_{\mathrm{F} 1}$ |  | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7, with BCR, $-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$ and DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with dc high adjustment range |  | 10 | 30 | ns |
| $\mathrm{t}_{\mathrm{D} 0}$ | Propagation delay | GSSCK $\uparrow$ to GSSOUT, DCSCK $\uparrow$ to DCSOUT |  | 15 | 25 | ns |
| $\mathrm{t}_{\mathrm{D} 1}$ |  | GSLAT $\uparrow$ to GSSOUT |  | 50 | 100 | ns |
| $\mathrm{t}_{\mathrm{D} 2}$ |  | XBLNK $\downarrow$ to OUTR0, OUTG0, OUTB0, OUTR4, OUTG4, OUTB4 off |  | 20 | 40 | ns |
| $\mathrm{t}_{\mathrm{D} 3}$ |  | GSCKR, -G, -B $\uparrow$ to OUTR0/G0/B0, OUTR4/G4/B4 on, with BCR, $-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$ and DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range | 5 | 18 | 40 | ns |
| $\mathrm{t}_{\mathrm{D} 4}$ |  | GSCKR, -G, -B $\uparrow$ to OUTR1/G1/B1, OUTR5/G5/B5 on, with BCR, $-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$ and DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range | 20 | 42 | 73 | ns |
| $\mathrm{t}_{\mathrm{D} 5}$ |  | GSCKR, -G, -B $\uparrow$ to OUTR2/G2/B2, OUTR6/G6/B6 on, with BCR, $-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$ and DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range | 35 | 66 | 106 | ns |
| $t_{\text {D6 }}$ |  | GSCKR, -G, -B $\uparrow$ to OUTR3/G3/B3, OUTR7/G7/B7 on, with BCR, $-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$ and DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range | 50 | 90 | 140 | ns |
| $\mathrm{t}_{\mathrm{D} 7}$ |  | Internal latch pulse generation delay from DCSCK | 3 | 5 | 7 | ms |
| $\mathrm{t}_{\mathrm{D} 8}$ |  | GSLAT $\uparrow$ to $\mathrm{I}_{\mathrm{OUTRn} / \mathrm{Gn} / \mathrm{Bn}}$ changing by dot correction control (control data are 0Ch $\rightarrow 72 \mathrm{~h}$ or $72 \mathrm{~h} \rightarrow 0 \mathrm{Ch}$ with dc high adjustment range), BCR, $-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$ |  | 30 | 50 | ns |
| $\mathrm{t}_{\mathrm{D} 9}$ |  | GSLAT $\uparrow$ to loutRn/Gn/Bn changing by global brightness control (control data are $19 \mathrm{~h} \geq$ E6h or E6h $\geq 19 \mathrm{~h}$ with DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range) |  | 100 | 300 | ns |
| ton_ERR | Output on-time error, tout_on $-\mathrm{t}_{\text {GSCKR/G/B }}{ }^{(1)}$ | $\text { GS }_{\text {DATA }}=001 \mathrm{~h}, \text { GSCKR, }-\mathrm{G},-\mathrm{B}=33 \mathrm{MHz},$ with BCR, $-\mathrm{G},-\mathrm{B}=\mathrm{FFh}$ and DCRn, $-\mathrm{Gn},-\mathrm{Bn}=7 \mathrm{Fh}$ with DC high adjustment range | -15 |  | 5 | ns |

(1) Output on-time error ( $\mathrm{t}_{\mathrm{ON} \text { ERRR }}$ ) is calculated by the formula $\mathrm{t}_{\text {ON_ERR }}(\mathrm{ns})=\mathrm{t}_{\text {OUT_ON }}-\mathrm{t}_{\mathrm{GSCKR} / \mathrm{G} / \mathrm{B}}$. $\mathrm{t}_{\text {OUT_ON }}$ indicates the actual on-time of the constant current driver. $\mathrm{t}_{\mathrm{GSCKR}}$ is the period of GSCKR, $\mathrm{t}_{\mathrm{GSCKG}}$ is the period of $G S C K G$, and $\mathrm{t}_{\mathrm{GSCKB}}$ is the period of GSCKB.

(1) Input-pulse rise and fall times are 1 ns to 3 ns .

Figure 1. Input Timing

(2) Input-pulse rise and fall times are 1 ns to 3 ns .

Figure 2. Output Timing


Figure 3. Grayscale Data-Write Timing


Figure 4. Dot Correction, Global Brightness Control, Function Control, and User-Defined Data-Write Timing From GS Data Path


Figure 5. Dot Correction, Global Brightness Control, and Function Control Data-Write Timing From DC Data Path


Figure 6. Status Information Data-Read Timing

TLC5951
www.ti.com

### 7.7 Typical Characteristics

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted


Figure 7. Reference Resistor vs Output Current


Figure 9. Output Current vs Output Voltage


Figure 11. Output Current vs Output Voltage


Figure 8. Power Dissipation vs Temperature


Figure 10. Output Current vs Output Voltage


Figure 12. Output Current vs Output Voltage

## Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted


Figure 13. Constant-Current Error vs Ambient Temperature (Channel-to-Channel, Red Color)


Figure 15. Constant-Current Error vs Ambient Temperature (Channel-to-Channel, Blue Color)


Figure 17. Constant-Current Error vs Output (Channel-toChannel, Green Color)


Figure 14. Constant-Current Error vs Ambient Temperature (Channel-to-Channel, Green Color)


Figure 16. Constant-Current Error vs Output (Channel-toChannel, Red Color)


Figure 18. Constant-Current Error vs Output (Channel-toChannel, Blue Color)

## Typical Characteristics (continued)

at $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted


Figure 19. Constant-Current Error vs Output (Channel-toChannel, Red Color)


Figure 21. Constant-Current Error vs Output (Channel-toChannel, Blue Color)


Figure 23. Constant-Current Error vs Output (Channel-toChannel, Green Color)


Figure 20. Constant-Current Error vs Output (Channel-toChannel, Green Color)


Figure 22. Constant-Current Error vs Output (Channel-toChannel, Red Color)


Figure 24. Constant-Current Error vs Output (Channel-toChannel, Blue Color)

## Typical Characteristics (continued)

at $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted


Figure 25. Constant-Current Error vs Output (Channel-toChannel, Red Color)


Figure 27. Constant-Current Error vs Output (Channel-toChannel, Blue Color)


Figure 29. Dot Correction Linearity (lolcmax With Lower Range)


Figure 26. Constant-Current Error vs Output (Channel-toChannel, Green Color)


Figure 28. Dot Correction Linearity (lolcmax With Upper Range)


Figure 30. Dot Correction Linearity (Iolcmax With Upper And Lower Range)

## Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted


Figure 31. Global Brightness Control Linearity (lolcmax With Upper Range)


Figure 32. Global Brightness Control Linearity (Ambient Temperature With Upper Range)


Figure 33. Constant-Current Output-Voltage Waveform

## 8 Parameter Measurement Information

### 8.1 Pin Equivalent Input and Output Schematic Diagrams



Figure 34. GSSCK, GSLAT, DCSIN, DCSCK, GSCKR, GSCKG, GSCKB


Figure 36. GSSOUT, DCSOUT


Figure 35. GSSIN, XBLNK


Figure 37. OUTR0, -G0, -B0 Through OUTR7, -G7, -B7

### 8.2 Test Circuits


$\mathrm{X}=\mathrm{R}, \mathrm{G}$, or $\mathrm{B} ; \mathrm{n}=0-7$.
Figure 38. Rise-Time and Fall-Time Test Circuit for OUTRn, -Gn, -Bn

(1) $X=R, G$, or $B ; n=0-7$.

Figure 40. Constant-Current Test Circuit for OUTRn, -Gn, -Bn

## 9 Detailed Description

### 9.1 Overview

The TLC5951 device is a 24-channel, constant-current sink driver. Each channel has an individually-adjustable, 4096-step, pulse-width modulation (PWM) grayscale (GS) brightness control and 128-step constant-current dot correction (DC). The dot correction adjusts brightness deviation between channels and other LED drivers. The output channels are grouped into three groups of eight channels. Each color group has a 256 -step global brightness control (BC) function and an individual grayscale clock input. GS, DC, and BC data are accessible via a serial interface port. DC and BC can be programmed via a dedicated serial interface port.
The TLC5951 has a $40-\mathrm{mA}$ current capability. One external resistor determines the maximum current limit that applies to all channels.

The TLC5951 device has three error-detection circuits for LED-open detection (LOD), LED-short detection (LSD), and thermal error flag (TEF). LOD detects a broken or disconnected LED, LSD detects a shorted LED, and TEF indicates an overtemperature condition.

### 9.2 Functional Block Diagram



### 9.3 Feature Description

### 9.3.1 Thermal-Shutdown and Thermal-Error Flags

The thermal shutdown (TSD) function turns off all constant-current outputs on the device when the junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ exceeds the threshold ( $\mathrm{T}_{\mathrm{TEF}}=163^{\circ} \mathrm{C}$, typ) and sets the thermal error flag (TEF) to 1 . All outputs are latched off when TEF is set to 1 and remain off until the next grayscale cycle after XBLNK goes high and the junction temperature drops below ( $\mathrm{T}_{\text {TEF }}-\mathrm{T}_{\text {HYST }}$ ). TEF remains as 1 until GSLAT is input with low temperature. TEF is set to 0 once the junction temperature drops below ( $\mathrm{T}_{\text {TEF }}-\mathrm{T}_{\text {HYST }}$ ), but the output does not turn on until the first GSCKR, -G, or -B in the next display period even if TEF is set to 0 .


Figure 41. TEF and TSD Timing

### 9.3.2 Noise Reduction

Large surge currents may flow through the device and the board on which the device is mounted if all 24 outputs turn on simultaneously at the start of each grayscale cycle. These large current surges could induce detrimental noise and electromagnetic interference (EMI) into other circuits. The TLC5951 device turns the outputs on in a series delay for each group independently to provide a circuit soft-start feature. The output current sinks are grouped into four groups in each color group. For example, for the RED color output, the first grouped outputs that are turned on or off are OUTR0 and OUTR4. The second grouped outputs that are turned on or off are OUTR1 and OUTR5. The third grouped outputs are OUTR2 and OUTR6, and the fourth grouped outputs are OUTR3 and OUTR7. Each grouped output is turned on and off sequentially with a small delay between groups. However, each color output on and off is controlled by the color grayscale clock.

### 9.4 Device Functional Modes

### 9.4.1 Maximum Constant Sink-Current Value

The TLC5951 maximum constant sink-current value for each channel, lolcmax, is determined by an external resistor, $\mathrm{R}_{\text {IREF }}$, placed between $\mathrm{R}_{\text {IREF }}$ and GND. The $\mathrm{R}_{\text {IREF }}$ resistor value is calculated with Equation 1.

## Device Functional Modes (continued)

$$
\mathrm{R}_{\text {IREF }}(\mathrm{k} \Omega)=\frac{\mathrm{V}_{\text {IREF }}(\mathrm{V})}{\mathrm{I}_{\text {OLCMax }}(\mathrm{mA})} \times 40
$$

where:

$$
\begin{equation*}
\text { - } \mathrm{V}_{\text {IREF }}=\text { the internal reference voltage on IREF (1.2 V, typically) } \tag{1}
\end{equation*}
$$

$\mathrm{I}_{\text {OLCMax }}$ is the largest current for each output. Each output sinks the lolcmax current when it is turned on, the dot correction is set to the maximum value of 7 Fh (127d), and the global brightness control data are set to the maximum value of FFh (255d). Each output sink current can be reduced by lowering the output dot correction or brightness control value.
$R_{\text {IREF }}$ must be between $1.2 \mathrm{k} \Omega$ and $24 \mathrm{k} \Omega$ to keep $\mathrm{I}_{\text {OLCMax }}$ between 40 mA (typ) and 2 mA (typ); the output may be unstable when $l_{\text {OLCMax }}$ is set lower than 2 mA . Output currents lower than 2 mA can be achieved by setting $l_{\text {OLCMax }}$ to 2 mA or higher and then using dot correction and global brightness control to lower the output current.
Figure 7 and Table 1 show the constant sink current versus external resistor, $\mathrm{R}_{\mathrm{IREF}}$, characteristics. Multiple outputs can be tied together to increase the constant-current capability. Different voltages can be applied to each output.

Table 1. Maximum Constant-Current Output Versus External Resistor Value

| loLcMax $^{\text {(mA, Typical) }}$ | $\mathbf{R}_{\text {IREF }}(\mathbf{k} \mathbf{\Omega})$ |
| :---: | :---: |
| 40 | 1.2 |
| 35 | 1.371 |
| 30 | 1.6 |
| 25 | 1.92 |
| 20 | 2.4 |
| 15 | 3.2 |
| 10 | 4.8 |
| 5 | 9.6 |
| 2 | 24 |

### 9.4.2 Dot Correction (DC) Function

The TLC5951 device has the capability to adjust the output current of each channel (OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7) individually. This function is called dot correction (DC). The DC function allows the brightness and color deviations of LEDs connected to each output to be individually adjusted. Each output DC is programmed with a 7-bit word for each channel output. Each channel output current is adjusted in 128 steps within one of two adjustment ranges. The dot-correction high-adjustment range allows the output current to be adjusted from $33.3 \%$ to $100 \%$ of the maximum output current, lolcmax. The dot-correction-low adjustment range allows the output current to be adjusted from $0 \%$ to $66.7 \%$ of $\mathrm{l}_{\text {OLCMax. }}$. The range control bits in the function control latch select the high or low adjustment range. Equation 2 and Equation 3 calculate the actual output current as a function of $\mathrm{R}_{\mathrm{IREF}}$, DC value, adjustment range, and brightness control value. There are three range control bits that control the DC adjustment range for three groups of outputs: OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7. DC data are programmed into the TLC5951 device via the serial interface.

When the device is powered on, the DC data in the 216 -bit common shift register and data latch contain random data. Therefore, DC data must be written to the DC latch before turning the constant-current output on. Additionally, XBLNK should be low when the device turns on to prevent the outputs from turning on before the proper grayscale values can be written. All constant-current outputs are off when XBLNK is low.

### 9.4.3 Global Brightness Control (BC) Function

The TLC5951 device has the capability to adjust the output current of each color group simultaneously. This function is called global brightness control ( BC ). The global brightness control for each of the three color groups, (OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7), is programmed with a separate 8 -bit word. The BC of each group is adjusted with 256 steps from $0 \%$ to $100 \%$. $0 \%$ corresponds to $0 \mathrm{~mA} .100 \%$ corresponds to the maximum output current programmed by $\mathrm{R}_{\text {IREF }}$ and each output DC value. Note that even though the BC values for all color groups are identical, the output currents can be different if the DC values are different. Equation 2 and Equation 3 calculates the actual output current as a function of $\mathrm{R}_{\text {IREF }}$, the DC adjustment range, and the brightness control value. BC data are programmed into the TLC5951 device via the serial interface.
When the device is powered on, the BC data in the 216 -bit common shift register and data latch contain random data. Therefore, BC data must be written to the BC latch before turning the constant-current output on. Additionally, XBLNK should be low when the device turns on to prevent the outputs from turning on before the proper grayscale values can be written. All constant-current outputs are off when XBLNK is low.
Equation 2 determines the output sink current for each color group when the dot-correction high-adjustment range is chosen.
$\mathrm{I}_{\text {OUT }}(\mathrm{mA})=\left\{\frac{1}{3} \mathrm{I}_{\text {OLCMax }}(\mathrm{mA})+\frac{2}{3} \mathrm{I}_{\text {OLCMax }}(\mathrm{mA}) \times\left(\frac{\mathrm{DC}}{127}\right]\right) \times\left(\frac{\mathrm{BC}}{255}\right]$
Equation 3 determines the output sink current for each color group when the dot-correction low-adjustment range is chosen.
$\mathrm{I}_{\text {OUT }}(\mathrm{mA})=\left(\frac{2}{3} \mathrm{I}_{\text {OLCMax }}(\mathrm{mA}) \times\left(\frac{\mathrm{DC}}{127}\right]\right) \times\left(\frac{\mathrm{BC}}{255}\right)$
where:

- $\mathrm{I}_{\text {oLCMax }}=$ the maximum channel current for each channel determined by $\mathrm{R}_{\text {REF }}$
- $D C=$ the decimal dot correction value for the output. This value ranges between 0 and 127.
- $\mathrm{BC}=$ the decimal brightness control value for the output color group. This value ranges between 0 and 255 .

Table 2. Output Current vs DC Data and IOLCMax With
Dot-Correction High-Adjustment Range (BC Data $=$ FFh Dot-Correction High-Adjustment Range (BC Data = FFh)

| DC DATA (Binary) | DC DATA (Decimal) | $\begin{aligned} & \hline \text { DC DATA } \\ & \text { (Hex) } \end{aligned}$ | $\begin{gathered} \text { BC DATA } \\ (\mathrm{Hex}) \end{gathered}$ | PERCENTAGE OF lolcmax (\%) $^{(\%)}$ | $\begin{gathered} \mathrm{I}_{\text {OUT }}, \mathrm{mA} \\ \left(\mathrm{I}_{\text {LLCMax }}=40 \mathrm{~mA}\right) \end{gathered}$ | $\begin{gathered} \mathrm{l}_{\text {OUt }}, \mathrm{mA} \\ \left(\mathrm{l}_{\text {OLCMax }}=2 \mathrm{~mA}\right) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0000000 | 0 | 00 | FF | 33.3 | 13.33 | 0.67 |
| 0000001 | 1 | 01 | FF | 33.9 | 13.54 | 0.68 |
| 0000010 | 2 | 02 | FF | 34.4 | 13.75 | 0.69 |
| - | - | - | - | - | - | - |
| 1111101 | 125 | 7D | FF | 99 | 39.58 | 1.98 |
| 1111110 | 126 | 7E | FF | 99.5 | 39.79 | 1.99 |
| 1111111 | 127 | 7F | FF | 100 | 40 | 2 |

Texas
Instruments

Table 3. Output Current vs DC Data and I IoLcmax With Dot-Correction Low-Adjustment Range (BC Data = FFh)

| DC DATA (Binary) | DC DATA <br> (Decimal) | DC DATA <br> (Hex) | BC DATA <br> (Hex) | PERCENTAGE OF IoLCMax (\%) | $\begin{gathered} \mathrm{I}_{\text {OUT }}, \mathrm{mA} \\ \left(\mathrm{I}_{\text {LLCMax }}=40 \mathrm{~mA}\right) \end{gathered}$ | $\begin{gathered} \mathrm{l}_{\text {OUT },} \mathrm{mA} \\ \left(\mathrm{l}_{\text {OLCMax }}=2 \mathrm{~mA}\right) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0000000 | 0 | 00 | FF | 0 | 0 | 0 |
| 0000001 | 1 | 01 | FF | 0.5 | 0.21 | 0.01 |
| 0000010 | 2 | 02 | FF | 1 | 0.42 | 0.01 |
| - | - | - | - | - | - | - |
| 1111101 | 125 | 7D | FF | 65.6 | 26.25 | 1.31 |
| 1111110 | 126 | 7E | FF | 66.1 | 26.46 | 1.32 |
| 1111111 | 127 | 7F | FF | 66.7 | 26.67 | 1.33 |

Table 4. Output Current Versus Bc Data and IoLCMax With
Dot Correction High Adjustment Range (DC Data = 7fh)

| BC DATA (Binary) | BC DATA (Decimal) | $\begin{gathered} \text { BC DATA } \\ (\mathrm{Hex}) \end{gathered}$ | DC DATA <br> (Hex) | PERCENTAGE OF IoLCMax (\%) | $\begin{gathered} \text { lout, mA } \\ \text { (IoLCMax }=40 \mathrm{~mA}) \end{gathered}$ | $\begin{gathered} \text { lout }, \mathrm{mA} \\ \text { ( } \left.{ }_{\text {OLCMax }}=2 \mathrm{~mA}\right) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0000000 | 0 | 00 | 7F | 0 | 0 | 0 |
| 0000001 | 1 | 01 | 7F | 0.4 | 0.16 | 0.01 |
| 0000010 | 2 | 02 | 7F | 0.8 | 0.31 | 0.02 |
| - | - | - | - | - | - | - |
| 1111101 | 253 | FD | 7F | 99.2 | 39.69 | 1.98 |
| 1111110 | 254 | FE | 7F | 99.6 | 39.84 | 1.99 |
| 1111111 | 255 | FF | 7F | 100 | 40 | 2 |

Table 5. Output Current vs BC Data, DC Data, and I ILCMax With Dot-Correction High-Adjustment Range

| $\begin{aligned} & \text { BC DATA } \\ & (\mathrm{Hex}) \end{aligned}$ | BC DATA (Decimal) | DC DATA (Hex) | DC DATA <br> (Decimal) | PERCENTAGE OF IOLCMax (\%) | $\begin{gathered} \text { IOLCMax }=40 \mathrm{~mA} \\ \text { (mA, Typical) } \end{gathered}$ | $\begin{aligned} & \text { IOLCMax }=2 \mathrm{~mA} \\ & (\mathrm{~mA}, \text { Typical) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 | 0 | 20 | 32 | 0 | 0 | 0 |
| - | - | - | - | - | - | - |
| 33 | 51 | 20 | 32 | 10.02 | 4.01 | 0.2 |
| - | - | - | - | - | - | - |
| 80 | 128 | 20 | 32 | 25.16 | 10.06 | 0.5 |
| - | - | - | - | - | - | - |
| CC | 204 | 20 | 32 | 40.10 | 16.04 | 0.8 |
| - | - | - | - | - | - | - |
| FF | 255 | 20 | 32 | 50.13 | 13.33 | 1.0 |

### 9.4.4 Grayscale (GS) Function (PWM Control)

The TLC5951 device can adjust the brightness of each output channel using a pulse width modulation (PWM) control scheme. The use of 12 bits per channel results in 4096 brightness steps, from $0 \%$ up to $100 \%$ brightness. The grayscale circuitry is duplicated for each of the three color groups.
The PWM operation for each color group is controlled by a 12-bit GS counter. Three GS counters are implemented to control each of the three color outputs, OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7. Each counter increments on each rising edge of the grayscale reference clock (GSCKR, GSCKG, or GSCKB). The falling edge of XBLNK resets the three counter values to 0 . The grayscale counter values are held at 0 while XBLNK is low, even if the GS clock input is toggled high and low. Pulling XBLNK high enables the GS clock. The first rising edge of a GS clock after XBLNK goes high increments the corresponding grayscale counter by one and switches on all outputs with a non-zero GS value programmed into the GS latch. Each additional rising edge on a GS clock increases the corresponding GS counter by one.

The GS counters keep track of the number of clock pulses from the respective GS clock inputs (GSCKR, GSCKG, and GSCKB). Each output stays on while the counter is less than or equal to the programmed grayscale value. Each output turns off at the rising edge of the GS counter value when the counter is larger than the output grayscale latch value.

Equation 4 calculates each output (OUTRn, -Gn, -Bn) on-time (tout_on):
$\mathrm{t}_{\text {OUTON }}(\mathrm{ns})=\mathrm{T}_{\text {GSCLKR/G/B }}(\mathrm{ns}) \times \mathrm{GSn}$
where:

- $\mathrm{l}_{\text {lCCMax }}=$ the maximum channel current for each channel determined by $\mathrm{R}_{\text {REF }}$
- $D C=$ the decimal dot correction value for the output. This value ranges between 0 and 127.
- $\mathrm{BC}=$ the decimal brightness control value for the output color group. This value ranges between 0 and 255 .

When new GS data are latched into the GS data latch with the rising edge on GSLAT during a PWM cycle, the GS data latch registers are immediately updated. This latching can cause the outputs to turn on or off unexpectedly. For proper operation, GS data should only be latched into the device at the end of a display period when XBLNK is low. Table 6 summarizes the GS data value versus the output on-time duty cycle.
When the device is powered up, the 288 -bit common shift register and GS data latch contain random data. Therefore, GS data must be written to the GS latch before turning the constant-current output on. Additionally, XBLNK should be low when the device is powered up to prevent the outputs from turning on before the proper GS values are programmed into the registers. All constant-current outputs are off when XBLNK is low.

If there are any unconnected outputs (OUTRn, OUTGn, and OUTBn), including LEDs in a failed short or failed open condition, the GS data corresponding to the unconnected output should be set to 0 before turning on the LEDs. Otherwise, the VCC supply current (lvcc) increases while that constant-current output is programmed to be on.

Table 6. Output Duty Cycle and On-Time Versus GS Data

| GS DATA <br> (Binary) | GS DATA <br> (Decimal) | GS DATA <br> (Hex) | OUTPUT ON-TIME DUTY <br> CYCLE (\%) | OUTPUT ON-TIME (33- <br> MHz GS Clock) (ns) |
| :---: | :---: | :---: | :---: | :---: |
| 000000000000 | 0 | 000 | 0 | 0 |
| 000000000001 | 1 | 001 | 0.02 | 30 |
| 000000000010 | 2 | 002 | 0.05 | 61 |
| - | - | - | - | - |
| 011111111111 | 2047 | $7 F F$ | 49.99 | 62030 |
| 100000000000 | 2048 | 800 | 50.01 | 62061 |
| 100000000001 | 2049 | 801 | 50.04 | 62091 |
| - | - | - | - | - |
| 11111111101 | 4093 | FFD | 99.95 | 124030 |
| 111111111110 | 4094 | FFE | 99.98 | 124061 |
| 111111111111 | 4095 | FFF | 100 | 124091 |

### 9.4.4.1 PWM Counter 12-Bit Mode Without Auto Repeat


(1) The internal blank signal is generated at the rising edge of the GSLAT input signal for GS data with the display-timing reset enabled. Also, the signal is generated at the 4096th GSCKR, -G, or -B when the auto repeat mode is enabled. XBLNK can be connected to VCC when the display timing reset or auto repeat is enabled.

Figure 42. PWM Operation 1

### 9.4.4.2 PWM Counter 8-, 10-, or 12-Bit Mode Without Auto Repeat



Figure 43. PWM Operation 2

### 9.4.4.3 PWM Counter 8-, 10-, or 12-Bit Mode With Auto Repeat



Figure 44. PWM Operation 3

### 9.4.5 Register and Data Latch Configuration

The TLC5951 device has two data latches to store information: the grayscale (GS) data latch and the DC, BC, FC, and UD data latch. The GS data latch can be written as 288 -bit data through GSSIN with GSSCK. The DC, BC, FC, and UD data latch can be written as data through DCSIN with DCSCK. Also, DC, BC, and FC data can be written to the DC, BC, FC, and UD data latch through GSSIN with GSSCK. UD data are written to the upper 17 bits of the 216 -bit DC, BC, FC, and UD shift register at the same time. The data in the DC, BC, FC, and UD data latch can be read via GSSOUT with GSSCK. Figure 45 shows the grayscale shift register and data latch configuration.


Figure 45. Grayscale Shift Register and Data Latch Configuration

### 9.4.5.1 288-Bit Common Shift Register

The 288 -bit common shift register is used to shift data from the GSSIN pin into the TLC5951. The data shifted into this register are used for grayscale data, global brightness control, and dot correction data. The register LSB is connected to GSSIN and the MSB is connected to GSSOUT. On each GSSCK rising edge, the data on GSSIN are shifted into the register LSB and all 288 bits are shifted towards the MSB. The register MSB is always connected to GSSOUT.

The level of GSLAT at the last GSSCK before the GSLAT rising edge determines which latch the data are transferred into. When GSLAT is low at the last GSSCK rising edge, all 288 bits are latched into the grayscale data latch. When GSLAT is high at the last GSSCK rising edge, bits $0-198$ are copied to bits $0-198$ in the DC, BC, FC, and UD data latch and bits 199-215 are copied to bits 199-215 in the 216 -bit DC, BC, FC, and UD shift register at the GSLAT rising edge. To avoid data from being corrupted, the GSLAT rising edge must be input more than 7 ms after the last DCSCK for a DC, BC, FC, and UD data write. When the IC powers on, the 288 -bit common shift register contains random data.

### 9.4.5.2 Grayscale Data Latch

The grayscale (GS) data latch is 288 bits long. This latch contains the 12-bit PWM grayscale value for each of the TLC5951 constant-current outputs. The PWM grayscale values in this latch set the PWM on-time for each constant-current driver. See Table 6 for the on-time duty of each GS data bit. Figure 46 shows the shift register and latch configuration. Refer to Figure 3 for the timing diagram for writing data into the GS shift register and latch.
Data are latched from the 288 -bit common shift register into the GS data latch at the rising edge of the GSLAT pin. The conditions for latching data into this register are described in the 288-Bit Common Shift Register section. When data are latched into the GS data latch, the new data are immediately available on the constant-current outputs. For this reason, data should only be latched when XBLNK is low. If data are latched with XBLNK high, the outputs may turn on or off unexpectedly.


Figure 46. Grayscale Data-Latch Configuration

When the IC powers on, the grayscale data latch contains random data. Therefore, grayscale data must be written to the 288 -bit common shift register and latched into the GS data latch before turning on the constantcurrent outputs. XBLNK should be low when powering on the TLC5951 to force all outputs off until the internal registers can be programmed. All constant-current outputs are forced off when XBLNK is low. The data bit assignment is shown in Table 7.

Table 7. Grayscale Data-Bit Assignment

| BITS | DATA | BITS | DATA |
| :---: | :---: | :---: | :---: |
| $11-0$ | OUTR0 | $155-144$ | OUTR4 |
| $23-12$ | OUTG0 | $167-156$ | OUTG4 |
| $35-24$ | OUTB0 | $179-168$ | OUTB4 |
| $47-36$ | OUTR1 | $191-180$ | OUTR5 |
| $59-48$ | OUTG1 | $203-192$ | OUTG5 |
| $71-60$ | OUTB1 | $215-204$ | OUTB5 |
| $83-72$ | OUTR2 | $227-216$ | OUTR6 |
| $95-84$ | OUTG2 | $239-228$ | OUTG6 |
| $107-96$ | OUTB2 | $251-240$ | OUTB6 |
| $119-108$ | OUTR3 | $263-252$ | OUTR7 |
| $131-120$ | OUTG3 | OUTB3 | $275-264$ |
| $143-132$ |  | $287-276$ | OUTG7 |

### 9.4.5.3 DC, BC, FC, and UD Shift Register

The 216-bit DC, BC, FC, and UD shift register is used to shift data from the DSSIN pin into the TLC5951 device. The data shifted into this register are used for the dot correction (DC), global brightness control (BC), function control (FC), and user-defined (UD) data latches. Each of these latches is described in the following sections. The register LSB is connected to DCSIN and the MSB is connected to DCSOUT. On each DCSCK rising edge, the data on DCSIN are shifted into the register LSB and all 216 bits are shifted towards the MSB. The register MSB is always connected to DCOUT. When the device is powered on, the 216 -bit DC, BC, FC, and UD shift register contains random data.

### 9.4.5.3.1 DC, BC, FC, and UD Data Latch

The 216-bit DC, BC, FC, and UD data latch contains dot correction (DC) data, global brightness control (BC) data, function control (FC) data, and user-defined (UD) data. Data can be written into this latch from the DC, BC, FC, and UD shift register. Furthermore, DC, BC, and FC data can be written into this latch from the 288 -bit common shift register. At this time, UD data are written to bits $199-215$ in the 216 -bit DC, BC, FC, and UD shift register data latch. When the IC is powered on, the DC, BC, FC, and UD data latch contains random data.


Figure 47. DC, BC, FC, and UD Data-Latch Configuration

### 9.4.5.3.2 Dot-Correction Data Latch

The dot correction (DC) data latch is 168 bits long. The DC data latch consists of bits $0-167$ in the $D C, B C, F C$, and UD data latch. This latch contains the 7-bit DC value for each of the TLC5951 constant-current outputs. Each DC value individually adjusts the output current for each constant-current driver. As explained in the Dot Correction (DC) Function section, the DC values are used to adjust the output current from $0 \%$ to $66.7 \%$ of the maximum value when the dot correction low adjustment range is selected and from $33.3 \%$ to $100 \%$ of the maximum value when the dot correction high adjustment range is selected. The adjustment range is selected by the range control bits in the function control latch.

Table 2 and Table 3 show how the DC data affect the percentage of the maximum current for each output. See Figure 47 for the DC data latch configuration. Figure 4 illustrates the timing diagram for writing data from the GS data path into the shift registers and latches. Figure 5 illustrates the timing diagram for writing data from the DC data path into the shift registers and DC latches. DC data are automatically latched from the DC, BC, FC, and UD shift register into the DC data latch with an internal latch signal. The internal latch signal is generated in 3 ms to 7 ms after the last DCSCK rising edge.
When the device powers on, the DC data latch contains random data. Therefore, DC data must be written into the TLC5951 device and latched into the DC data latch before turning on the constant-current outputs. XBLNK should be low when powering on the TLC5951 device to force all outputs off until the internal registers can be programmed. All constant-current outputs are forced off when XBLNK is low. The data bit assignment is shown in Table 8.

Table 8. Dot-Correction Data-Bit Assignment

| BITS | DATA | BITS | DATA |
| :---: | :---: | :---: | :---: |
| $6-0$ | OUTR0 | $90-84$ | OUTR4 |
| $13-7$ | OUTG0 | $97-91$ | OUTG4 |
| $20-14$ | OUTB0 | $104-98$ | OUTB4 |
| $27-21$ | OUTR1 | $111-105$ | OUTR5 |
| $34-28$ | OUTG1 | $118-112$ | OUTG5 |
| $41-35$ | OUTB1 | $125-119$ | OUTB5 |
| $48-42$ | OUTR2 | $132-126$ | OUTR6 |
| $55-49$ | OUTG2 | $139-133$ | OUTG6 |
| $62-56$ | OUTB2 | $146-140$ | OUTB6 |
| $69-63$ | OUTR3 | $153-147$ | OUTR7 |
| $76-70$ | OUTG3 | OUTB3 | $160-154$ |
| $167-161$ | OUTG7 |  |  |
| $83-77$ |  |  | OUTB7 |

### 9.4.5.3.3 Global-Brightness Control-Data Latch

The global brightness control (BC) data latch is 24 bits long. The BC data latch consists of bits 168-191 in the $D C, B C, F C$, and UD data latch.

The data of the BC data latch are used to adjust the constant-current values for eight channel constant-current drivers of each color group. The current can be adjusted from $0 \%$ to $100 \%$ of each output current adjusted by brightness control with 8 -bit resolution. Table 4 describes the percentage of the maximum current for each brightness control data.

When the IC is powered on, the data in the BC data latch are not set to a specific default value. Therefore, brightness control data must be written to the BC latch before turning on the constant-current output. The data bit assignment is shown in Table 9.

Table 9. Data-Bit Assignment

| BITS | GLOBAL BRIGHTNESS CONTROL DATA BITS 7-0 |
| :---: | :---: |
| $175-168$ | OUTR0-OUTR7 group |
| $183-176$ | OUTG0-OUTG7 group |
| $191-184$ | OUTB0-OUTB7 group |

### 9.4.5.3.4 Function-Control Data Latch

The function control (FC) data latch is 7 bits in length and is used to select the dot-correction adjustment range, grayscale counter mode, enabling of the auto display repeat, and display timing reset function. When the device is powered on, the data in the FC latch are not set to a specific default value. Therefore, function control data must be written to the FC data latch before turning on the constant-current output.

## Table 10. Data-Bit Assignment

| BIT | DESCRIPTION |
| :---: | :---: |
| 192 | Dot correction adjustment range for the RED color output ( $0=$ lower range, $1=$ higher range). <br> When this bit is 0 , dot correction can control the range of constant current from $0 \%$ to $66.7 \%$ (typ) of the maximum current set by an external resistor. This mode only operates the output for the red LED driver group. <br> When this bit is 1 , dot correction can control the range of constant current from $33.3 \%$ (typ) to $100 \%$ of the maximum current set by an external resistor. |
| 193 | Dot correction adjustment range for the GREEN color output ( $0=$ lower range, $1=$ higher range). <br> When this bit is 0 , dot correction can control the range of constant current from $0 \%$ to $66.7 \%$ (typ) of the maximum current set by an external resistor. This mode only operates the output for the green LED driver group. <br> When this bit is 1 , dot correction can control the range of constant current from $33.3 \%$ (typ) to $100 \%$ of the maximum current set by an external resistor. |
| 194 | Dot correction adjustment range for the BLUE color output ( $0=$ lower range, $1=$ higher range). <br> When this bit is 0 , dot correction can control the range of constant current from $0 \%$ to $66.7 \%$ (typ) of the maximum current set by an external resistor. This mode only operates the output for the blue LED driver group. <br> When this bit is 1 , dot correction can control the range of constant current from $33.3 \%$ (typ) to $100 \%$ of the maximum current set by an external resistor. |
| 195 | Auto display repeat mode ( $0=$ disabled, $1=$ enabled). <br> When this bit is 0 , the auto repeat function is disabled. Each output driver is turned on and off once after XBLNK goes high. When this bit is 1 , each output driver is repeatedly toggled on and off every 4096th grayscale clock without the XBLNK level changing when the GS counter is configured in the 12-bit mode. If the GS counter is configured in the 10-bit mode, the outputs continue to cycle on and off every 1024th grayscale clock. If the GS counter is set to the 8 -bit mode, the output on-off repetition cycles every 256th grayscale clock. |
| 196 | Display timing reset mode ( $0=$ disabled, $1=$ enabled). <br> When this bit is 1 , the GS counter is reset to 0 and all outputs are forced off at the GSLAT rising edge for a GS data write. This function is identical to the low pulse of the XBLNK signal when input. Therefore, the XBLNK signal is not needed to control from a display controller. PWM control starts again from the next input GSCKR, -G, or -B rising edge. <br> When this bit is 0 , the GS counter is not reset and no outputs are forced off even if a GSLAT rising edge is input. In this mode, the XBLNK signal should be input after the PWM control of all LEDs is finished. Otherwise, the PWM control might be not exact. |
| 198, 197 | Grayscale counter mode select, bits 1-0. <br> The grayscale counter mode is selected by the setting of bits 1 and 0 . Table 11 shows the GS counter mode. |

Table 11. GS Counter-Mode Truth Table

| GRAYSCALE COUNTER MODE |  |  |
| :---: | :---: | :---: |
| BIT 1 | BIT 0 |  |
| 0 | X (don't care) |  |
| 1 | 0 | 10-bit counter mode (maximum output on-time $=1023 \times$ GS clock) |
| 1 | 1 | 8-bit counter mode (maximum output on-time $=255 \times$ GS clock) |

The grayscale data latch bit length is always 288 bits in any grayscale counter mode. All constant-current outputs are forced off at the 256th grayscale clock in the 8 -bit mode even if all grayscale data are FFFh. In 10-bit mode, all outputs are forced off at 1024th grayscale clock even if all grayscale data are FFFh.

### 9.4.5.3.5 User-Defined Data Latch

The user-defined (UD) data latch is 17 bits in length and is not used for any device functionality. However, these data can be used for communication between a controller connected to DCSIN and another controller connected to GSSIN. When the device is powered on, the data in the UD latch are not set to a specific default value.

Table 12. Data-Bit Assignment

| BITS | USER-DEFINED DATA BITS |
| :---: | :---: |
| $215-199$ | $16-0$ |

### 9.4.6 Status Information Data (SID)

Status information data (SID) are 288 bits in length and are read-only data. SID consists of the LED opendetection (LOD) error, LED short-detection (LSD), thermal-error flag (TEF), and the data in the DC, BC, FC, and UD data latch. The SID are shifted out onto GSSOUT with the GSSCK rising edge after GSLAT is input for a GS data write. These SID are loaded into the 288 -bit common shift register after data in the 288 -bit common shift register are copied to the data latch.


Figure 48. DC, BC, and FC Data-Load Assignment

Table 13. Data-Bit Assignment

| BITS | DESCRIPTION |
| :---: | :---: |
| 6-0 | Dot correction data bits 6-0 for OUTR0 |
| 13-7 | Dot correction data bits 6-0 for OUTG0 |
| 20-14 | Dot correction data bits 6-0 for OUTB0 |
| 27-21 | Dot correction data bits 6-0 for OUTR1 |
| 34-28 | Dot correction data bits 6-0 for OUTG1 |
| 41-35 | Dot correction data bits 6-0 for OUTB1 |
| 48-42 | Dot correction data bits 6-0 for OUTR2 |
| 55-49 | Dot correction data bits 6-0 for OUTG2 |
| 62-56 | Dot correction data bits 6-0 for OUTB2 |
| 69-63 | Dot correction data bits 6-0 for OUTR3 |
| 76-70 | Dot correction data bits 6-0 for OUTG3 |
| 83-77 | Dot correction data bits 6-0 for OUTB3 |
| 90-84 | Dot correction data bits 6-0 for OUTR4 |
| 97-91 | Dot correction data bits 6-0 for OUTG4 |
| 104-98 | Dot correction data bits 6-0 for OUTB4 |
| 111-105 | Dot correction data bits 6-0 for OUTR5 |
| 118-112 | Dot correction data bits 6-0 for OUTG5 |
| 125-119 | Dot correction data bits 6-0 for OUTB5 |
| 132-126 | Dot correction data bits 6-0 for OUTR6 |
| 139-133 | Dot correction data bits 6-0 for OUTG6 |
| 146-140 | Dot correction data bits 6-0 for OUTB6 |
| 153-147 | Dot correction data bits 6-0 for OUTR7 |
| 160-154 | Dot correction data bits 6-0 for OUTG7 |
| 167-161 | Dot correction data bits 6-0 for OUTB7 |
| 175-168 | Global brightness-control data bits 7-0 for OUTR0-OUTR7 group |
| 183-176 | Global brightness-control data bits 7-0 for OUTG0-OUTG7 group |
| 191-184 | Global brightness-control data bits 7-0 for OUTB0-OUTB7 group |
| 198-192 | Function control data bits 6-0 |
| 215-199 | User-defined data bits 16-0 |
| 238-216 | Reserved for TI test |
| 239 | Thermal error flag (TEF) <br> $1=$ High temperature condition, $0=$ Normal temperature condition |
| 247-240 | LED short detection (LSD) data for OUTR7-OUTR0 $1=$ LED is shorted, $0=$ Normal operation |
| 255-248 | LSD data for OUTG7-OUTG0 <br> $1=$ LED is shorted, $0=$ Normal operation |
| 263-256 | LSD data for OUTB7-OUTB0 <br> $1=$ LED is shorted, $0=$ Normal operation |
| 271-264 | LED open detection (LOD) data for OUTR7-OUTR0 $1=$ LED is open or connected to GND, $0=$ Normal operation |
| 279-272 | LOD data for OUTG7-OUTG0 <br> $1=$ LED is open or connected to GND, $0=$ Normal operation |
| 287-280 | LOD data for OUTB7-OUTB0 <br> $1=$ LED is open or connected to GND, $0=$ Normal operation |

### 9.4.7 Continuous Base LOD, LSD, and TEF

The LOD and LSD data are updated at the rising edge of the 33rd GSCKR, -G, or -B pulse after XBLNK goes high and the data are retained until the next 33rd GSCKR, -G, or -B. LOD and LSD data are valid when GS data are equal to or higher than 20h (32d). If GS data are less than 20h (32d), LOD and LSD data are not valid and must be ignored. A 1 in an LOD bit indicates an open LED or shorted LED to GND with a low-impedance condition for the corresponding output. A 0 indicates normal operation. A 1 in an LSD bit indicates a shorted LED condition for the corresponding output. A 0 indicates normal operation. When the device is powered on, LOD and LSD data do not show correct values. Therefore, LOD and LSD data must be read from the 33rd GSCKR, -G, or -B pulse input after XBLNK goes high.
The TEF bit indicates that the device temperature is too high. The TEF flag also indicates that the device has turned off all drivers to avoid damage by overheating the device. A 1 in the TEF bit means that the device temperature has exceeded the detect temperature threshold ( $\mathrm{T}_{\text {TEF }}$ ) and all outputs are turned off. A 0 in the TEF bit indicates normal operation with normal temperature conditions. The device automatically turns the drivers back on when the device temperature decreases to less than ( $T_{\text {TEF }}-T_{\text {HYST }}$ ). Table 14 shows a truth table for LOD, LSD, and TEF.

Table 14. LOD, LSD, and TEF Truth Table

| SID DATA | CONDITION |  |  |
| :---: | :---: | :---: | :---: |
|  | LED OPEN DETECTION (LODn) | LED SHORT DETECTION (LSDn) | THERMAL ERROR FLAG (TEF) |
| 0 | LED is not open ( $\left.\mathrm{V}_{\text {OUTRn/Gn/Bn }}>\mathrm{V}_{\text {LOD }}\right)$ | LED is not shorted $\left(\mathrm{V}_{\text {OUTRn/Gn/Bn }} \leq \mathrm{V}_{\text {LSD }}\right)$ | Device temperature is lower than highside detect temperature (Temperature $\leq \mathrm{T}_{\text {TEF }}$ ) |
| 1 | LED is open or shorted to GND ( $\mathrm{V}_{\text {OUTRn/Gn/Bn }} \leq \mathrm{V}_{\text {LOD }}$ ) | LED is shorted between anode and cathode or shorted to higher-voltage side ( $\left.\mathrm{V}_{\text {OUTRn/Gn/Bn }}>\mathrm{V}_{\text {LSD }}\right)$ | Device temperature is higher than highside detect temperature and driver is forced off (Temperature $>\mathrm{T}_{\text {TEF }}$ ) |



Figure 49. LED-Open Detection (LOD), LED-Shorted Detection, and Data-Update Timing

## 10 Device and Documentation Support

### 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect Tl's views; see TI's Terms of Use.
TI E2ETM Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 10.3 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 10.4 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.5 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC5951DAP | ACTIVE | HTSSOP | DAP | 38 | 40 | RoHS \& Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TLC5951 | Samples |
| TLC5951DAPR | ACTIVE | HTSSOP | DAP | 38 | 2000 | RoHS \& Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TLC5951 | Samples |
| TLC5951RHAR | ACTIVE | VQFN | RHA | 40 | 2500 | RoHS \& Green | NIPDAU \| NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | $\begin{aligned} & \hline \text { TLC } \\ & 5951 \\ & \hline \end{aligned}$ | Samples |
| TLC5951RHAT | ACTIVE | VQFN | RHA | 40 | 250 | RoHS \& Green | NIPDAU \| NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | $\begin{aligned} & \hline \text { TLC } \\ & 5951 \\ & \hline \end{aligned}$ | Samples |
| TLC5951RTAR | ACTIVE | WQFN | RTA | 40 | 2500 | RoHS \& Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | TLC5951 RTA | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by Tl to Customer on an annual basis.

## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


L Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC5951DAPR | HTSSOP | DAP | 38 | 2000 | 330.0 | 24.4 | 8.6 | 13.0 | 1.8 | 12.0 | 24.0 | Q1 |
| TLC5951RHAR | VQFN | RHA | 40 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 |
| TLC5951RHAT | VQFN | RHA | 40 | 250 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 |
| TLC5951RTAR | WQFN | RTA | 40 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC5951DAPR | HTSSOP | DAP | 38 | 2000 | 350.0 | 350.0 | 43.0 |
| TLC5951RHAR | VQFN | RHA | 40 | 2500 | 338.0 | 355.0 | 50.0 |
| TLC5951RHAT | VQFN | RHA | 40 | 250 | 338.0 | 355.0 | 50.0 |
| TLC5951RTAR | WQFN | RTA | 40 | 2500 | 338.0 | 355.0 | 50.0 |

## TUBE


— B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\boldsymbol{\mu m}$ ) | B (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC5951DAP | DAP | HTSSOP | 38 | 40 | 530 | 11.89 | 3600 | 4.9 |

DAP (R-PDSO-G38) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL-OUTLINE PACKAGE


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com [http://www.ti.com](http://www.ti.com).
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Falls within JEDEC MO-153 Variation DDT-1.

PowerPAD is a trademark of Texas Instruments.

## DAP (R-PDSO-G38) <br> PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD ${ }^{m}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).
For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Top View
Exposed Thermal Pad Dimensions

NOTE: All linear dimensions are in millimeters

## PowerPAD is a trademark of Texas Instruments.

DAP (R-PDSO-G38) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL OUTLINE PACKAGE


NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004 and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com [http://www.ti.com](http://www.ti.com). Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
F. Contact the board fabrication site for recommended soldermask tolerances.

## PowerPAD is a trademark of Texas Instruments

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.


NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).


NOTES: (continued)
5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.


[^0]

NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.


LAND PATTERN EXAMPLE
SCALE: 15 X


4219112/A 07/2018
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD
$71 \%$ PRINTED COVERAGE BY AREA
SCALE: 15X

NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated


[^0]:    NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
    B. This drawing is subject to change without notice.
    C. QFN (Quad Flatpack No-Lead) Package configuration.

    D The package thermal pad must be soldered to the board for thermal and mechanical performance.
    See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

