



TPA2014D1

SLAS559A-MAY 2008-REVISED JUNE 2008

1.5-W CONSTANT OUTPUT POWER CLASS-D AUDIO AMPLIFIER WITH INTEGRATED BOOST CONVERTER

## FEATURES

www.ti.com

- High Efficiency Integrated Boost Converter (Over 90% Efficiency)
- 1.5-W into an 8-Ω Load from a 3.6-V Supply
- Operates from 2.5 V to 5.5 V
- Efficient Class-D Prolongs Battery Life
- Independent Shutdown for Boost Converter and Class-D Amplifier
- Differential Inputs Reduce RF Common Noise
- Built-in INPUT Low Pass Filter Decreases RF
  and Out of Band Noise Sensitivity
- Synchronized Boost and Class-D Eliminates Beat Frequencies
- Thermal and Short-Circuit Protection
- Available in 16-ball WCSP and 20-Lead QFN Packages
- 3 Selectable Gain Settings of 2 V/V, 6 V/V, and 10 V/V

## APPLICATIONS

- Cell Phones
- PDA
- GPS

A

• Portable Electronics

## DESCRIPTION

The TPA2014D1 is a high efficiency Class-D audio power amplifier with an integrated boost converter. It drives up to 1.5 W (10% THD+N) into a 8  $\Omega$  speaker from a 3.6 V supply. With 85% typical efficiency, the TPA2014D1 helps extend battery life when playing audio.

The built-in boost converter generates a higher voltage rail for the Class-D amplifier. This provides a louder audio output than a stand-alone amplifier connected directly to the battery. It also maintains a consistent loudness, regardless of battery voltage. Additionally, the boost converter can be used to supply external devices.

The TPA2014D1 has an integrated low pass filter to improve RF rejection and reduce out-of-band noise, increasing the signal to noise ratio (SNR). A built-in PLL synchronizes the boost converter and Class-D switching frequencies, thus eliminating beat frequencies and improving audio quality. All outputs are fully protected against shorts to ground, power supply, and output-to-output shorts.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# TPA2014D1



www.ti.com

#### SLAS559A-MAY 2008-REVISED JUNE 2008

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **DEVICE INFORMATION**



|       | YZH (WCSP) Package<br>(Top View) |                    |                         |  |  |  |  |
|-------|----------------------------------|--------------------|-------------------------|--|--|--|--|
|       | V <sub>cc</sub> OUT              | SW                 | PGND                    |  |  |  |  |
|       | (A2)                             | (A3)               | ( <u>A4</u> )           |  |  |  |  |
| VOUT+ |                                  | V <sub>CC</sub> FB | V <sub>DD</sub><br>(B4) |  |  |  |  |
|       |                                  |                    | AGND                    |  |  |  |  |
|       | IN+                              | IN-<br>(D3)        | SDb<br>(D4)             |  |  |  |  |

#### **BOOST CONVERTER TERMINAL FUNCTIONS**

|                     | TERMINAL   |            | I/O | DESCRIPTION                                                                                                                                                        |  |
|---------------------|------------|------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                | QFN        | WCSP       | 1/0 | DESCRIPTION                                                                                                                                                        |  |
| IN+                 | 8          | D2         | Ι   | Positive audio input                                                                                                                                               |  |
| IN-                 | 7          | D3         | Ι   | Negative audio input                                                                                                                                               |  |
| VOUT+               | 13, 14, 15 | B1         | 0   | Positive audio output                                                                                                                                              |  |
| VOUT-               | 11, 12     | C1         | 0   | Negative audio output                                                                                                                                              |  |
| SDb                 | 6          | D4         | Ι   | Shutdown terminal for the Boost Converter                                                                                                                          |  |
| SDd                 | 5          | C3         | Ι   | Shutdown terminal for the Class D Amplifier                                                                                                                        |  |
| SW                  | 18, 19     | A3         | -   | Boost and rectifying switch input                                                                                                                                  |  |
| V <sub>CC</sub> OUT | 17         | A2         | -   | Boost converter output - connect to V <sub>CC</sub> IN                                                                                                             |  |
| GAIN                | 3          | B2         | Ι   | Gain selection pin                                                                                                                                                 |  |
| V <sub>CC</sub> IN  | 16         | A1         | I   | Class-D audio power amplifier voltage supply - connect to V <sub>CC</sub> OUT                                                                                      |  |
| V <sub>CC</sub> FB  | 2          | B3         | Ι   | Voltage feedback                                                                                                                                                   |  |
| V <sub>DD</sub>     | 1          | B4         | -   | Supply voltage                                                                                                                                                     |  |
| AGND                | 4          | C4         | -   | Analog ground - connect all GND pins together                                                                                                                      |  |
| PGND                | 9, 10, 20  | D1, C2, A4 | -   | Power ground - connect all GND pins together                                                                                                                       |  |
| Thermal<br>Pad      | Die Pad    | N/A        | Ρ   | Solder the thermal pad on the bottom of the QFN package to the GND plane of the PCB. It is required for mechanical stability and will enhance thermal performance. |  |



#### SLAS559A-MAY 2008-REVISED JUNE 2008



#### Table 1. BOOST CONVERTER MODE CONDITION

| CASE                                   | OUTPUT CURRENT | MODE OF OPERATION                  |  |
|----------------------------------------|----------------|------------------------------------|--|
| $V_{DD} < V_{CC}$                      | Low            | Continuous (fixed frequency)       |  |
| V <sub>DD</sub> < V <sub>CC</sub> High |                | Continuous (fixed frequency)       |  |
| $V_{DD} \ge V_{CC}$                    | Low            | Discontinuous (variable frequency) |  |
| V <sub>DD</sub> ≥ V <sub>CC</sub> High |                | Discontinuous (variable frequency) |  |

#### **Table 2. DEVICE CONFIGURATION**

| SDb  | SDd  | Boost<br>Converter | Class D<br>Amplifier | Comments                                                                                                                                                                                                  |  |  |
|------|------|--------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| low  | low  | OFF                | OFF                  | Device is in shutdown mode Iq $\leq$ 1 $\mu$ A                                                                                                                                                            |  |  |
| low  | high | OFF                | ON                   | Boost converter is off. Class-D Audio Power Amplifier (APA) can be driven by an external pass transistor connected to the battery.                                                                        |  |  |
| high | low  | ON                 | OFF                  | Class-D APA is off. Boost Converter is on and can be used to drive an external device.                                                                                                                    |  |  |
| high | high | ON                 | ON                   | Boost converter and Class-D APA are on. Normal operation. Boost converter can be used to drive an external device in parallel to the Class-D APA within the limits of the boost converter output current. |  |  |

Copyright © 2008, Texas Instruments Incorporated



### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                                           | VALUE                         | UNIT |
|------------------|-----------------------------------------------------------|-------------------------------|------|
| $V_{DD}$         | Supply voltage                                            | -0.3 to 6                     | V    |
| VI               | Input voltage, Vi: SDb, SDd, IN+, IN–, V <sub>CC</sub> FB | –0.3 to V <sub>DD</sub> + 0.3 | V    |
|                  | Continuous total power dissipation                        | See Dissipation Rating Table  |      |
| T <sub>A</sub>   | Operating free-air temperature range                      | -40 to 85                     | °C   |
| TJ               | Operating junction temperature range                      | -40 to 150                    | °C   |
| T <sub>stg</sub> | Storage temperature range                                 | -65 to 150                    | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operations of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

| PACKAGE      | T <sub>A</sub> ≤ 25°C | DERATING FACTOR <sup>(1)</sup> | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|--------------|-----------------------|--------------------------------|-----------------------|-----------------------|
| 16 ball WCSP | 1.5 W                 | 12.4 mW/°C                     | 1 W                   | 0.8 W                 |
| 20 pin QFN   | 2.5 W                 | 20.1 mW/°C                     | 1.6 W                 | 1.3 W                 |

(1) Derating factor measured with JEDEC High K board.

#### **AVAILABLE OPTIONS**

| T <sub>A</sub> | PACKAGED DEVICES <sup>(1)</sup>                                 | PART NUMBER                 | SYMBOL |
|----------------|-----------------------------------------------------------------|-----------------------------|--------|
| –40°C TO 85°C  | 16-ball, 2.275 mm × 2.275 mm WCSP<br>(+0.01/-0.09 mm tolerance) | TPA2014D1YZH                | CEJ    |
|                | 20-pin, 4 mm × 4 mm QFN                                         | TPA2014D1RGP <sup>(2)</sup> | CEK    |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) The RGP package is only available taped and reeled. To order, add suffix *R* to the end of the part number for a reel of 3000 (e.g., TPA2014D1RGPR).

### **RECOMMENDED OPERATING CONDITIONS**

|                 |                                |                                                                                                         | MIN | MAX  | UNIT |
|-----------------|--------------------------------|---------------------------------------------------------------------------------------------------------|-----|------|------|
| $V_{DD}$        | Supply voltage                 |                                                                                                         | 2.5 | 5.5  | V    |
| VIH             | High-level input voltage       | SDb, SDd                                                                                                | 1.3 |      | V    |
| VIL             | Low-level input voltage        | SDb, SDd                                                                                                |     | 0.35 | V    |
| I <sub>IH</sub> | High-level input current       | $\overline{\text{SDb}} = \overline{\text{SDd}} = 5.8 \text{ V}, \text{ V}_{\text{DD}} = 5.5 \text{ V}$  |     | 1    | μA   |
| $  I_{ L}  $    | Low-level input current        | $\overline{\text{SDb}} = \overline{\text{SDd}} = -0.3 \text{ V}, \text{ V}_{\text{DD}} = 5.5 \text{ V}$ |     | 20   | μA   |
| T <sub>A</sub>  | Operating free-air temperature |                                                                                                         | -40 | 85   | °C   |



# DC CHARACTERISTICS

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                 | PARAMETER                                                                                 | TEST CONDITIONS                                                                                                                          | MIN  | TYP  | MAX  | UNIT |
|-----------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>CC</sub> | Class-D audio power amplifier voltage supply range, V <sub>CC</sub> IN                    |                                                                                                                                          | 3    |      | 5.5  | V    |
|                 |                                                                                           | $\overline{\text{SDd}} = \overline{\text{SDb}} = 0 \text{ V}, \text{ V}_{\text{DD}} = 2.5 \text{ V}, \text{ R}_{\text{L}} = 8 \Omega$    |      | 0.04 | 1.5  |      |
|                 |                                                                                           | $\overline{\text{SDd}} = \overline{\text{SDb}} = 0 \text{ V}, \text{ V}_{\text{DD}} = 3.6 \text{ V}, \text{ R}_{\text{L}} = 8 \Omega$    |      | 0.04 | 1.5  |      |
|                 | Chutdown guicesent ourrent                                                                | $\overline{\text{SDd}} = \overline{\text{SDb}} = 0 \text{ V}, \text{ V}_{\text{DD}} = 4.5 \text{ V}, \text{ R}_{\text{L}} = 8 \Omega$    |      | 0.02 | 1.5  | ۸    |
| I <sub>SD</sub> | Shutdown quiescent current                                                                | $\overline{\text{SDd}} = \overline{\text{SDb}} = 0.35 \text{ V}, \text{ V}_{\text{DD}} = 2.5 \text{ V}, \text{ R}_{\text{L}} = 8 \Omega$ |      | 0.03 | 1.5  | μA   |
|                 |                                                                                           | $\overline{\text{SDd}} = \overline{\text{SDb}} = 0.35 \text{ V}, \text{ V}_{\text{DD}} = 3.6 \text{ V}, \text{ R}_{\text{L}} = 8 \Omega$ |      | 0.03 | 1.5  |      |
|                 |                                                                                           | $\overline{\text{SDd}} = \overline{\text{SDb}} = 0.35 \text{ V}, \text{ V}_{\text{DD}} = 4.5 \text{ V}, \text{ R}_{\text{L}} = 8 \Omega$ |      | 0.02 | 1.5  |      |
| I <sub>DD</sub> | Boost converter quiescent<br>current                                                      | $\overline{SDd}$ = 0 V, $\overline{SDb}$ = 1.3 V, V <sub>DD</sub> = 3.6 V, V <sub>CC</sub> = 5.5 V,<br>No Load, No Filter                |      | 1.3  |      | mA   |
|                 | Class D amplifier quiescent<br>current                                                    | $V_{DD}$ = 3.6, $V_{cc}$ = 5.5 V, No Load, No Filter                                                                                     |      | 4.3  | 6    | mA   |
| I <sub>CC</sub> |                                                                                           | $V_{DD}$ = 4.5, $V_{cc}$ = 5.5 V, No Load, No Filter                                                                                     |      | 3.6  | 6    |      |
|                 | Boost converter and audio<br>power amplifier quiescent<br>current, Class D <sup>(1)</sup> | $\overline{\text{SDd}} = \overline{\text{SDb}} = 1.3$ V, V <sub>DD</sub> = 3.6, V <sub>cc</sub> = 5.5 V,<br>No Load, No Filter           |      | 16.5 | 23   | mA   |
| IDD             |                                                                                           | $\overline{SDd} = \overline{SDb} = 1.3V, V_{DD} = 4.5, V_{cc} = 5.5 V,$<br>No Load, No Filter                                            |      | 11   | 18.5 |      |
| f               | Boost converter switching frequency                                                       |                                                                                                                                          | 500  | 600  | 700  | kHz  |
|                 | Class D switching frequency                                                               |                                                                                                                                          | 250  | 300  | 350  | kHz  |
| UVLO            | Under voltage lockout                                                                     |                                                                                                                                          |      |      | 1.7  | V    |
|                 | Gain input low level                                                                      | Gain = 2 V/V (6dB)                                                                                                                       |      | 0    | 0.35 | V    |
| GAIN            | Gain input mid level                                                                      | Gain = 6 V/V (15.5 dB) (floating input)                                                                                                  | 0.7  | 0.8  | 1    | V    |
|                 | Gain input high level                                                                     | Gain = 10 V/V (20 dB)                                                                                                                    | 1.35 |      |      | V    |
| PORD            | Class D Power on reset ON threshold                                                       |                                                                                                                                          |      | 2.8  |      | V    |
|                 |                                                                                           |                                                                                                                                          |      |      |      |      |

(1) I<sub>DD</sub> is calculated using I<sub>DD</sub> = (I<sub>CC</sub>× V<sub>CC</sub>)/(V<sub>DD</sub>×η), where I<sub>CC</sub> is the class D amplifier quiescent current; η = 40%, which is the boost converter efficiency when class D amplifier has no load. To achieve the minimal 40% η, it is recommended to use the suggested inductors in table 4 and to follow the layout guidelines.



# BOOST CONVERTER DC CHARACTERISTICS

|                    | PARAMETER                       | TEST CONDITIONS                                                           | MIN | TYP                    | MAX | UNIT |
|--------------------|---------------------------------|---------------------------------------------------------------------------|-----|------------------------|-----|------|
| V <sub>CC</sub>    | Output voltage range            |                                                                           | 3   |                        | 5.5 | V    |
| V <sub>FB</sub>    | Feedback voltage                |                                                                           | 490 | 500                    | 510 | mV   |
| I <sub>OL</sub>    | Output current limit, Boost_max |                                                                           |     | 750                    |     | mA   |
| R <sub>ON_PB</sub> | PMOS switch resistance          |                                                                           |     | 220                    |     | mΩ   |
| R <sub>ON_NB</sub> | NMOS resistance                 |                                                                           |     | 170                    |     | mΩ   |
|                    | Line regulation                 | No Load, 1.8 V < V <sub>DD</sub> < 5.2 V, V <sub>CC</sub> = 5.5 V         |     | 3                      |     | mV/V |
|                    | Load regulation                 | $V_{DD}$ = 3.6 V, 0 < I <sub>L</sub> < 500 mA,<br>V <sub>CC</sub> = 5.5 V |     | 30                     |     | mV/A |
| IL .               | Start up current limit, Boost   |                                                                           |     | 0.4×I <sub>Boost</sub> |     | mA   |

## **CLASS D AMPLIFIER DC CHARACTERISTICS**

#### $T_A = 25^{\circ}C$ (unless otherwise noted)

|                     | PARAMETER                                     | TEST CONDITIONS                                                                              | MIN | ΤΥΡ  | MAX  | UNIT |  |
|---------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------|-----|------|------|------|--|
|                     |                                               | $V_{in}$ = ±100 mV, $V_{DD}$ = 2.5 V, $V_{CC}$ = 3 V, $R_L$ = 8 $\Omega$                     | 0.5 |      | 2.2  |      |  |
| CMR                 | Input common mode range                       | $V_{in}$ = ±100 mV, $V_{DD}$ = 2.5 V, $V_{CC}$ = 3.6 V, $R_L$ = 8 $\Omega$                   | 0.5 |      | 2.8  | V    |  |
|                     |                                               | $V_{in}$ = ±100 mV, $V_{DD}$ = 3.6 V, $V_{CC}$ = 5.5 V, $R_L$ = 8 $\Omega$                   | 0.5 |      | 4.7  |      |  |
| CMRR                | Input common mode rejection                   | $R_L$ = 8 $\Omega,V_{icm}$ = 0.5 and $V_{icm}$ = $V_{CC}$ – 0.8, differential inputs shorted |     | -75  |      | dB   |  |
|                     |                                               | $V_{CC}$ = 3.6 V, Av = 2 V/V, IN+ = IN- = V <sub>ref</sub> , R <sub>L</sub> = 8 $\Omega$     |     | 1    | 6    |      |  |
| V                   | Output offset voltage                         | $V_{CC}$ = 3.6 V, Av = 6 V/V, IN+ = IN- = $V_{ref}$ , R <sub>L</sub> = 8 $\Omega$            |     | 1    | 6    |      |  |
| V <sub>OO</sub>     | Class-D                                       | $V_{CC}$ = 3.6 V, Av = 10 V/V, IN+ = IN- = $V_{ref}$ , R <sub>L</sub> = 8 $\Omega$           |     | 1    | 6    | mV   |  |
|                     |                                               | $V_{CC}$ = 5.5 V, Av = 2 V/V, IN+ = IN- = V <sub>ref</sub> , R <sub>L</sub> = 8 $\Omega$     |     | 1    | 6    |      |  |
|                     | Input Impedance                               | Gain = 2 V/V (6 dB)                                                                          |     | 32   |      |      |  |
| R <sub>in</sub>     |                                               | Gain = 6 V/V (15.5 dB)                                                                       |     | 15   |      | kΩ   |  |
|                     |                                               | Gain = 10 V/V (20 dB)                                                                        |     | 9.5  |      |      |  |
| D                   | OUTP High-side FET On-state series resistance |                                                                                              |     | 0.36 |      |      |  |
| R <sub>DS(on)</sub> | OUTP Low-side FET On-state series resistance  |                                                                                              |     | 0.36 |      | 0    |  |
| D                   | OUTN High-side FET On-state series resistance | I <sub>OUTx</sub> = -300 mA; V <sub>CC</sub> = 3.6 V                                         |     | 0.36 |      | Ω    |  |
| R <sub>DS(on)</sub> | OUTN Low-side FET On-state series resistance  |                                                                                              |     | 0.36 |      |      |  |
|                     | Low Gain                                      | GAIN ≤ 0.35 V                                                                                | 1.8 | 2    | 2.2  | V/V  |  |
| A <sub>V</sub>      | Mid Gain                                      | GAIN = 0.8 V                                                                                 | 5.7 | 6    | 6.3  | V/V  |  |
|                     | High Gain                                     | GAIN ≥ 1.35 V                                                                                | 9.5 | 10   | 10.5 | V/V  |  |

## **AC CHARACTERISTICS**

 $T_A = 25^{\circ}$ C,  $V_{DD} = 3.6$ V,  $R_L = 8 \Omega + 33 \mu$ H,  $L = 6.2 \mu$ H (unless otherwise noted)

|                    | PARAMETER         | TEST CONDITIONS                                                                   | MIN | TYP   | MAX | UNIT |
|--------------------|-------------------|-----------------------------------------------------------------------------------|-----|-------|-----|------|
| t <sub>START</sub> | Start up time     | 2.5 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, C <sub>IN</sub> $\leq$ 1 $\mu$ F       |     | 7.5   |     | ms   |
| η Efficiency       | <b>Efficiency</b> | THD+N = 1%, $V_{CC}$ = 5 V, $V_{DD}$ = 3.6 V,<br>Pout = 1.2 W, $C_{boost}$ = 47µF |     | 85%   |     |      |
|                    | Enciency          | THD+N = 1%, $V_{CC}$ = 5 V, $V_{DD}$ = 4.2 V,<br>Pout = 1.2 W                     |     | 87.5% |     |      |
|                    | Thermal Shutdown  | Threshold                                                                         |     | 150   |     | °C   |

SLAS559A-MAY 2008-REVISED JUNE 2008

www.ti.com

XΔS

NSTRUMENTS

## CLASS D AMPLIFIER AC CHARACTERISTICS

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.6V$ ,  $R_L = 8 \Omega + 33 \mu$ H,  $L = 6.2 \mu$ H,  $V_{CC} = 5 V$ , Gain = 2 V/V(unless otherwise noted)

|                  | PARAMETER                                    | TEST CONDITIONS                                                   | MIN TYP | MAX | UNIT  |
|------------------|----------------------------------------------|-------------------------------------------------------------------|---------|-----|-------|
| KSVR<br>Class-D  | Output referred power supply rejection ratio | $V_{DD}$ = 3.6 V, $V_{CC}$ = 5, 200 m $V_{PP}$ ripple, f = 217 Hz | -91     |     | dB    |
|                  |                                              | f = 1 kHz, P <sub>o</sub> = 1.2 W, V <sub>CC</sub> = 5 V          | 1%      |     |       |
| THD+N<br>Class-D | Total harmonic distortion + noise            | f = 1 kHz, P <sub>o</sub> = 1.5 W, V <sub>CC</sub> = 5 V          | 10%     |     |       |
|                  |                                              | f = 1 kHz, P <sub>o</sub> = 1 W, V <sub>CC</sub> = 5 V            | 0.1%    |     |       |
| Vn               | Output integrated noise floor                | Av = 6 dB (2V/V)                                                  | 31      |     |       |
|                  | Output integrated noise floor<br>A-weighted  | Av = 6 dB (2V/V)                                                  | 23      |     | μVrms |
|                  |                                              | THD+N = 10%, $V_{CC}$ = 5 V, $V_{DD}$ = 3.6V ,                    | 1.5     |     |       |
| Po               | Maximum output power                         | THD+N = 1%, $V_{CC}$ = 5 V, $V_{DD}$ = 3.6V ,                     | 1.2     |     | W     |
|                  |                                              | THD+N = 0.1%, $V_{CC}$ = 5 V, $V_{DD}$ = 3.6V ,                   | 1       |     |       |

#### **TEST SET-UP FOR GRAPHS**



- (1)  $C_1$  was shorted for any common-mode input voltage measurement. All other measurements were taken with a 1- $\mu$ F  $C_1$  (unless otherwise noted).
- (2) A 33-µH inductor was placed in series with the load resistor to emulate a small speaker for efficiency measurements.
- (3) The 30-kHz low-pass filter is required, even if the analyzer has an internal low-pass filter. An RC low-pass filter (1-k $\Omega$ , 4.7-nF) is used on each output for the data sheet graphs.
- (4)  $L = 6.2 \ \mu H$  is used for the boost converter unless otherwise noted.



SLAS559A-MAY 2008-REVISED JUNE 2008

## **TYPICAL CHARACTERISTICS**





SLAS559A-MAY 2008-REVISED JUNE 2008















Copyright © 2008, Texas Instruments Incorporated



SLAS559A-MAY 2008-REVISED JUNE 2008

## **TYPICAL CHARACTERISTICS (continued)**



Figure 12.



SLAS559A-MAY 2008-REVISED JUNE 2008







## APPLICATION INFORMATION

#### FULLY DIFFERENTIAL AMPLIFIER

The TPA2014D1 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier with common-mode feedback. The differential amplifier ensures that the amplifier outputs a differential voltage on the output that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around  $V_{CC}$ /2 regardless of the common-mode voltage at the input. The fully differential TPA2014D1 can still be used with a single-ended input; however, the TPA2014D1 should be used with differential inputs when in a noisy environment, like a wireless handset, to ensure maximum noise rejection.

#### Advantages of Fully Differential Amplifiers

- Input-coupling capacitors not required:
  - The fully differential amplifier allows the inputs to be biased at voltage other than mid-supply. The inputs of the TPA2014D1 can be biased anywhere within the common mode input voltage range listed in the Recommended Operating Conditions table. If the inputs are biased outside of that range, input-coupling capacitors are required.
- Midsupply bypass capacitor, C<sub>(BYPASS)</sub>, not required:
  - The fully differential amplifier does not require a bypass capacitor. Any shift in the midsupply affects both positive and negative channels equally and cancels at the differential output.
- Better RF-immunity:
  - GSM handsets save power by turning on and shutting off the RF transmitter at a rate of 217 Hz. The transmitted signal is picked-up on input and output traces. The fully differential amplifier cancels the signal better than the typical audio amplifier.

### **BOOST CONVERTER**

The TPA2014D1 consists of a boost converter and a Class-D amplifier. The boost converter takes a low supply voltage,  $V_{DD}$ , and increases it to a higher output voltage,  $V_{CC}$ .  $V_{CC}$  is the supply voltage for the Class-D amplifier.

The two main passive components necessary for the boost converter are the boost inductor and the boost capacitor. The boost inductor stores current, and the boost capacitor stores charge. As the Class-D amplifier depletes the charge in the boost capacitor, the boost inductor charges it back up with the stored current. The cycle of charge/discharge occurs at a frequency of  $f_{boost}$ .

The TPA2014D1 allows a range of  $V_{CC}$  voltages, including setting  $V_{CC}$  lower than  $V_{DD}$ .

#### Boost Terms

The following is a list of terms and definitions used in the boost equations found later in this document.

| С                  | Minimum boost capacitance required for a given ripple voltage on $V_{CC}$ .                |
|--------------------|--------------------------------------------------------------------------------------------|
| L                  | Boost inductor                                                                             |
| f <sub>boost</sub> | Switching frequency of the boost converter.                                                |
| I <sub>CC</sub>    | Current pulled by the Class-D amplifier from the boost converter.                          |
| I <sub>L</sub>     | Average current through the boost inductor.                                                |
| R1 and R2          | Resistors used to set the boost voltage.                                                   |
| V <sub>cc</sub>    | Boost voltage. Generated by the boost converter. Voltage supply for the Class-D amplifier. |
| V <sub>DD</sub>    | Supply voltage to the IC.                                                                  |
| $\Delta I_L$       | Ripple current through the inductor.                                                       |
| ΔV                 | Ripple voltage on $V_{CC}$ due to capacitance.                                             |
|                    |                                                                                            |



#### SETTING THE BOOST VOLTAGE

Use Equation 1 to determine the value of R1 for a given V<sub>CC</sub>. The maximum recommended value for V<sub>CC</sub> is 5.5 V. The typical value of the V<sub>CC</sub>FB pin is 500 mV. The current through the resistor divider should be about 100 times greater than the current into the V<sub>CC</sub>FB pin, typically 0.01  $\mu$ A. Based on those two values, the recommended value of R2 is 500 kΩ. V<sub>CC</sub> must be greater than 3 V and less than or equal to 5.5 V.

$$V_{CC} = \left(\frac{0.5 \times (R1 + R2)}{R1}\right)$$

(1)

#### INDUCTOR SELECTION

#### SURFACE MOUNT INDUCTORS

Working inductance decreases as inductor current increases. If the drop in working inductance is severe enough, it may cause the boost converter to become unstable, or cause the TPA2014D1 to reach its current limit at a lower output power than expected. Inductor vendors specify currents at which inductor values decrease by a specific percentage. This can vary by 10% to 35%. Inductance is also affected by dc current and temperature.

#### **TPA2014D1 INDUCTOR EQUATIONS**

Inductor current rating is determined by the requirements of the load. The inductance is determined by two factors: the minimum value required for stability and the maximum ripple current permitted in the application.

Use Equation 2 to determine the required current rating. Equation 2 shows the approximate relationship between the average inductor current,  $I_L$ , to the load current, load voltage, and input voltage ( $I_{CC}$ ,  $V_{CC}$ , and  $V_{DD}$ , respectively). Insert  $I_{CC}$ ,  $V_{CC}$ , and  $V_{DD}$  into Equation 2 to solve for  $I_L$ . The inductor must maintain at least 90% of its initial inductance value at this current.

$$I_{L} = I_{CC} \times \left( \frac{V_{CC}}{V_{DD} \times 0.8} \right)$$
(2)

The minimum working inductance is 2.2 µH. A lower value may cause instability.

Ripple current,  $\Delta I_L$ , is peak-to-peak variation in inductor current. Smaller ripple current reduces core losses in the inductor as well as the potential for EMI. Use Equation 3 to determine the value of the inductor, L. Equation 3 shows the relationship between inductance L,  $V_{DD}$ ,  $V_{CC}$ , the switching frequency,  $f_{boost}$ , and  $\Delta I_L$ . Insert the maximum acceptable ripple current into Equation 3 to solve for L.

$$L = \frac{V_{DD} \times (V_{CC} - V_{DD})}{\Delta I_{L} \times f_{boost} \times V_{CC}}$$
(3)

 $\Delta I_L$  is inversely proportional to L. Minimize  $\Delta I_L$  as much as is necessary for a specific application. Increase the inductance to reduce the ripple current. Note that making the inductance too large will prevent the boost converter from responding to fast load changes properly. Typical inductor values for the TPA2014D1 are 4.7  $\mu$ H to 6.8  $\mu$ H.

Select an inductor with a small dc resistance, DCR. DCR reduces the output power due to the voltage drop across the inductor.

SLAS559A-MAY 2008-REVISED JUNE 2008



#### CAPACITOR SELECTION

#### SURFACE MOUNT CAPACITORS

Temperature and applied dc voltage influence the actual capacitance of high-K materials.

Table 3 shows the relationship between the different types of high-K materials and their associated tolerances, temperature coefficients, and temperature ranges. Notice that a capacitor made with X5R material can lose up to 15% of its capacitance within its working temperature range.

High-K material is very sensitive to applied dc voltage. X5R capacitors can have losses ranging from 15 to 45% of their initial capacitance with only half of their dc rated voltage applied. For example, if 5 Vdc is applied to a 10 V, 1  $\mu$ F X5R capacitor, the measured capacitance at that point may show 0.85  $\mu$ F, 0.55  $\mu$ F, or somewhere in between. Y5V capacitors have losses that can reach or exceed 50% to 75% of their rated value.

In an application, the working capacitance of components made with high-K materials is generally lower than nominal capacitance. A worst case result with a typical X5R material might be -10% tolerance, -15% temperature effect, and -45% dc voltage effect at 50% of the rated voltage. This particular case results in a working capacitance of 42% (0.9 x 0.85 x 0.55) of the nominal value.

Select high-K ceramic capacitors according to the following rules:

- 1. Use capacitors made of materials with temperature coefficients of X5R, X7R, or better.
- 2. Use capacitors with dc voltage ratings of at least twice the application voltage. Use minimum 10 V capacitors for the TPA2014D1.
- 3. Choose a capacitance value at least twice the nominal value calculated for the application. Multiply the nominal value by a factor of 2 for safety. If a 10  $\mu$ F capacitor is required, use 20  $\mu$ F.

The preceding rules and recommendations apply to capacitors used in connection with the TPA2014D1. The TPA2014D1 cannot meet its performance specifications if the rules and recommendations are not followed.

| Material                | COG/NPO   | X7R       | X5R      |
|-------------------------|-----------|-----------|----------|
| Typical Tolerance       | ±5%       | ±10%      | 80/–20%  |
| Temperature Coefficient | ±30ppm    | ±15%      | 22/-82%  |
| Temperature Range, °C   | –55/125°C | –55/125°C | -30/85°C |

#### Table 3. Typical Tolerance and Temperature Coefficient of Capacitance by Material



#### **TPA2014D1 CAPACITOR EQUATIONS**

The value of the boost capacitor is determined by the minimum value of working capacitance required for stability and the maximum voltage ripple allowed on  $V_{CC}$  in the application. The minimum value of working capacitance is 10  $\mu$ F. Do not use any component with a working capacitance less than 10  $\mu$ F.

For X5R or X7R ceramic capacitors, Equation 4 shows the relationship between the boost capacitance, C, to load current, load voltage, ripple voltage, input voltage, and switching frequency ( $I_{CC}$ ,  $V_{CC}$ ,  $\Delta V$ ,  $V_{DD}$ ,  $f_{boost}$  respectively). Insert the maximum allowed ripple voltage into Equation 4 to solve for C. A factor of 2 is included to implement the rules and specifications listed earlier.

$$C = 2 \times \frac{I_{CC} \times (V_{CC} - V_{DD})}{\Delta V \times f_{boost} \times V_{CC}}$$

(4)

For aluminum or tantalum capacitors, Equation 5 shows the relationship between he boost capacitance, C, to load current, load voltage, ripple voltage, input voltage, and switching frequency ( $I_{CC}$ ,  $V_{CC}$ ,  $\Delta V$ ,  $V_{DD}$ ,  $f_{boost}$  respectively). Insert the maximum allowed ripple voltage into Equation 5 to solve for C. Solve this equation assuming ESR is zero.

$$C = \frac{I_{CC} \times (V_{CC} - V_{DD})}{\Delta V \times f_{boost} \times V_{CC}}$$
(5)

Capacitance of aluminum and tantalum capacitors is normally not sensitive to applied voltage so there is no factor of 2 included in Equation 5. However, the ESR in aluminum and tantalum capacitors can be significant. Choose an aluminum or tantalum capacitor with ESR around 30 m $\Omega$ . For best performance using of tantalum capacitor, use at least a 10 V rating. Note that tantalum capacitors must generally be used at voltages of half their ratings or less.

SLAS559A-MAY 2008-REVISED JUNE 2008

SLAS559A-MAY 2008-REVISED JUNE 2008

# RECOMMENDED INDUCTOR AND CAPACITOR VALUES BY APPLICATION

Use Table 4 as a guide for determining the proper inductor and capacitor values.

| Class-D<br>Output<br>Power<br>(W) <sup>(1)</sup> | Class-D<br>Load<br>(Ω) | Minimum<br>V <sub>DD</sub><br>(V) | Required<br>V <sub>CC</sub><br>(V) | Max I <sub>L</sub><br>(A) | L<br>(μΗ) | Inductor Vendor<br>Part Numbers                         | Max<br>ΔV<br>(mV <sub>PP</sub> ) | C <sup>(2)</sup><br>(μF) | Capacitor Vendor<br>Part Numbers                                                  |
|--------------------------------------------------|------------------------|-----------------------------------|------------------------------------|---------------------------|-----------|---------------------------------------------------------|----------------------------------|--------------------------|-----------------------------------------------------------------------------------|
| 1                                                | 8                      | 3                                 | 4.3                                | 0.70                      |           | Toko DE2812C<br>Coilcraft DO3314<br>ta LQH3NPN3R3NG0    | 30                               | N                        | Kemet C1206C106K8PACTU<br>lurata GRM32ER61A106KA01B<br>aiyo Yuden LMK316BJ106ML-T |
| 1.2                                              | 8                      | 3                                 | 5.0                                | 0.9                       |           | ta LQH43PN4R7NR0<br>Toko DE4514C<br>ilcraft LPS4018-472 | 30                               |                          | lurata GRM32ER71A226KE20L<br>aiyo Yuden LMK316BJ226ML-T                           |

#### Table 4. Recommended Values

(1) All power levels are calculated at 1% THD unless otherwise noted

(2) All values listed are for ceramic capacitors. The correction factor of 2 is included in the values.

## CLASS-D REQUIREMENTS

### **DECOUPLING CAPACITORS**

The TPA2014D1 is a high-performance Class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. Place a low equivalent-series-resistance (ESR) ceramic capacitor, typically 1  $\mu$ F as close as possible to the device VDD lead. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. Additionally, placing this decoupling capacitor close to the TPA2014D1 is important for the efficiency of the Class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. Place a capacitor of 10  $\mu$ F or greater between the power supply and the boost inductor. The capacitor filters out high frequency noise. More importantly, it acts as a charge reservoir, providing energy more quickly than the board supply, thus helping to prevent any droop.

#### **INPUT CAPACITORS**

The TPA2014D1 does not require input coupling capacitors if the design uses a differential source that is biased within the common mode input range. Use input coupling capacitors if the input signal is not biased within the recommended common-mode input range, if high pass filtering is needed, or if using a single-ended source.

The input capacitors and input resistors form a high-pass filter with the corner frequency, fc, determined in Equation 6.

$$f_{C} = \frac{1}{(2 \times \pi \times R_{I}C_{I})}$$

The value of the input capacitor is important because it directly affects the bass (low frequency) performance of the circuit. Speakers in wireless phones does not usually respond well to low frequencies, so the corner frequency can be set to block low frequencies in this application. Not using input capacitors can increase output offset.

Use Equation 7 to find the required the input coupling capacitance.

$$C_{I} = \frac{1}{(2 \times \pi \times f_{C} \times R_{I})}$$
(7)

Any mismatch in capacitance between the two inputs will cause a mismatch in the corner frequencies. Choose capacitors with a tolerance of  $\pm 10\%$  or better.

www.ti.com

(6)



SLAS559A-MAY 2008-REVISED JUNE 2008

www.ti.com

#### FILTER FREE OPERATION AND FERRITE BEAD FILTERS

A ferrite bead filter is often used if the design is failing radiated emissions without an LC filter and the frequency sensitive circuit is greater than 1 MHz. This filter functions well for circuits that just have to pass FCC and CE because FCC and CE only test radiated emissions greater than 30 MHz. When choosing a ferrite bead, choose one with high impedance at high frequencies, and a low impedance at low frequencies. In addition, select a ferrite bead with adequate current rating to prevent distortion of the output signal.

Use an LC output filter if there are low frequency (< 1 MHz) EMI sensitive circuits and/or there are long leads from amplifier to speaker.

Figure 16 shows a typical ferrite bead output filters.



Figure 16. Typical Ferrite Chip Bead Filter

#### **Suggested Chip Ferrite Bead**

| Load | Vendor | Part Number   | Size |
|------|--------|---------------|------|
| 8 Ω  | Murata | BLM18EG121SN1 | 0603 |

#### **OPERATION WITH DACs AND CODECs**

When using switching amplifiers with CODECs and DACs, there may be an increase in the output noise floor from the audio amplifier. This occurs when mixing of the output frequencies of the CODEC/DAC with the switching frequencies of the audio amplifier input stage. The noise increase is solved by placing a low-pass filter between the CODEC/DAC and audio amplifier. This filters off the high frequencies that cause the problem and allow proper performance.

The TPA2014D1 has a two pole low pass filter at the inputs. The cutoff frequency of the filter is set to approximately 100kHz. The integrated low pass filter of the TPA2014D1 eliminates the need for additional external filtering components. A properly designed additional low pass filter may be added without altering the performance of the device.

#### BYPASSING THE BOOST CONVERTER

Bypass the boost converter to drive the Class-D amplifier directly from the battery. Place a Shottky diode between the SW pin and the  $V_{CC}$ IN pin. Select a diode that has an average forward current rating of at least 1A, reverse breakdown voltage of 10 V or greater, and a forward voltage as small as possible. See Figure 17 for an example of a circuit designed to bypass the boost converter.

Do not configure the circuit to bypass the boost converter if  $V_{DD}$  is higher than  $V_{CC}$  when the boost converter is enabled ( $\overline{SDb} \ge 1.3 \text{ V}$ );  $V_{DD}$  must be lower than  $V_{CC}$  for proper operation.  $V_{DD}$  may be set to any voltage within the recommended operating range when the boost converter is disabled ( $\overline{SDb} \le 0.3 \text{ V}$ ).

Place a logic high on SDb to place the TPA2014D1 in boost mode. Place a logic low on SDb to place the TPA2014D1 in bypass mode.

# TPA2014D1

SLAS559A-MAY 2008-REVISED JUNE 2008



www.ti.com



Figure 17. Bypass Circuit

#### **EFFICIENCY AND THERMAL INFORMATION**

The maximum ambient temperature depends on the heat-sinking ability of the PCB system. The derating factors for the YZH and RGP packages are shown in the dissipation rating table. Apply the same principles to both packages. Using the YZH package, and converting this to  $\theta_{JA}$ :

$$\theta_{JA} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.0124} = 80.64^{\circ}\text{C/W}$$
(8)

Given  $\theta_{JA}$  of 80.64°C/W, the maximum allowable junction temperature of 150°C, and the maximum internal dissipation of 0.193 W (V<sub>DD</sub> = 3.6 V, P<sub>O</sub> = 1.2 W), the maximum ambient temperature is calculated with the following equation:

$$T_A Max = T_J Max - \theta_{JA} P_{Dmax} = 150 - 80.64 (0.193) = 134^{\circ}C$$
 (9)

Equation 9 shows that the calculated maximum ambient temperature is  $134^{\circ}$ C at maximum power dissipation under the above conditions. The TPA2014D1 is designed with thermal protection that turns the device off when the junction temperature surpasses  $150^{\circ}$ C to prevent damage to the IC. Also, using speakers more resistive than  $8-\Omega$  dramatically increases the thermal performance by reducing the output current and increasing the efficiency of the amplifier.

### **BOARD LAYOUT**

In making the pad size for the WCSP balls, use nonsolder mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 18 and Table 5 show the appropriate diameters for a WCSP layout.





Figure 18. Land Pattern Dimensions

| Table 5. Land Pattern Dimensions | Tabl | e 5. Lai | nd Patter | n Dimension | s |
|----------------------------------|------|----------|-----------|-------------|---|
|----------------------------------|------|----------|-----------|-------------|---|

| SOLDER PAD                       | COPPER PAD               | SOLDER MASK              | COPPER           | STENCIL                                  | STENCIL           |
|----------------------------------|--------------------------|--------------------------|------------------|------------------------------------------|-------------------|
| DEFINITIONS                      |                          | OPENING                  | THICKNESS        | OPENING                                  | THICKNESS         |
| Nonsolder mask<br>defined (NSMD) | 275 μm<br>(+0.0, –25 μm) | 375 μm<br>(+0.0, –25 μm) | 1 oz max (32 µm) | 275 μm x 275 μm Sq.<br>(rounded corners) | 125 $\mu m$ thick |

#### NOTES:

- 1. Circuit traces from NSMD defined PWB lands should be 75 μm to 100 μm wide in the exposed area inside the solder mask opening. Wider trace widths reduce device stand off and impact reliability.
- 2. Recommend solder paste is Type 3 or Type 4.
- 3. Best reliability results are achieved when the PWB laminate glass transition temperature is above the operating the range of the intended application.
- 4. For a PWB using a Ni/Au surface finish, the gold thickness should be less 0.5 mm to avoid a reduction in thermal fatigue performance.
- 5. Solder mask thickness should be less than 20  $\mu$ m on top of the copper circuit pattern.
- 6. Best solder stencil performance is achieved using laser cut stencils with electro polishing. Use of chemically etched stencils results in inferior solder paste volume control.
- 7. Trace routing away from WCSP device should be balanced in X and Y directions to avoid unintentional component movement due to solder wetting forces.

#### Trace Width

Recommended trace width at the solder balls is 75  $\mu m$  to 100  $\mu m$  to prevent solder wicking onto wider PCB traces.

For high current pins (SW, PGND, VOUT+, VOUT-,  $V_{CC}IN$ , and  $V_{CC}OUT$ ) of the TPA2014D1, use 100  $\mu$ m trace widths at the solder balls and at least 500  $\mu$ m PCB traces to ensure proper performance and output power for the device.

For low current pins (IN–, IN+,  $\overline{SDd}$ ,  $\overline{SDb}$ , GAIN,  $V_{CC}FB$ ,  $V_{DD}$ ) of the TPA2014D1, use 75 µm to 100 µm trace widths at the solder balls. Run IN- and IN+ traces side-by-side to maximize common-mode noise cancellation.

Copyright © 2008, Texas Instruments Incorporated



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| TPA2014D1RGPR    | ACTIVE        | QFN          | RGP                | 20   | 3000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | CEK                     | Samples |
| TPA2014D1RGPT    | ACTIVE        | QFN          | RGP                | 20   | 250            | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | СЕК                     | Samples |
| TPA2014D1YZHR    | ACTIVE        | DSBGA        | YZH                | 16   | 3000           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM  | -40 to 85    | CEJ                     | Samples |
| TPA2014D1YZHT    | ACTIVE        | DSBGA        | YZH                | 16   | 250            | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM  | -40 to 85    | CEJ                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA2014D1RGPR | QFN             | RGP                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPA2014D1RGPT | QFN             | RGP                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPA2014D1YZHR | DSBGA           | YZH                | 16 | 3000 | 180.0                    | 8.4                      | 2.35       | 2.35       | 0.81       | 4.0        | 8.0       | Q1               |
| TPA2014D1YZHT | DSBGA           | YZH                | 16 | 250  | 180.0                    | 8.4                      | 2.35       | 2.35       | 0.81       | 4.0        | 8.0       | Q1               |



# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA2014D1RGPR | QFN          | RGP             | 20   | 3000 | 356.0       | 356.0      | 35.0        |
| TPA2014D1RGPT | QFN          | RGP             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| TPA2014D1YZHR | DSBGA        | YZH             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| TPA2014D1YZHT | DSBGA        | YZH             | 16   | 250  | 182.0       | 182.0      | 20.0        |

# YZH0016



# **PACKAGE OUTLINE**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# YZH0016

# **EXAMPLE BOARD LAYOUT**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

 Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



# YZH0016

# **EXAMPLE STENCIL DESIGN**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# **RGP 20**

4 x 4, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

VERY THIN QUAD FLATPACK



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGP0020D**

# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **RGP0020D**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGP0020D**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated