



## FOUR CHANNEL DIGITAL AUDIO LIP-SYNC DELAY WITH I2C CONTROL

#### **FEATURES**

- Digital Audio Format: 16-24-bit l<sup>2</sup>S, Right-Justified, Left-Justified
- I2C Bus Controlled
- Dual Serial Input Ports
- Delay Time: 85 ms/ch at fs = 48 kHz
- Delay Resolution: One Sample
- Delay Memory Cleared on Power-Up or After Delay Changes
  - Eliminates Erroneous Data on Output
- 3.3 V Operation With 5 V Tolerant I/O and I<sup>2</sup>C Control
- Supports Audio Bit Clock Rates of 32 to 64 fs with fs = 32 kHz-192 kHz
- No External Crystal or Oscillator Required
  - All Internal Clocks Generated From the Audio Clock
- Independent Clocks for Each Audio Input
- Surface Mount 4mm × 4mm, 16-pin QFN Package

### **APPLICATIONS**

- High Definition Lip-Sync Delay
- Flat Panel TV Lip-Sync Delay
- Home Theater Rear Channel Effects
- Wireless Speaker Front-Channel Synchronization

### **DESCRIPTION**

The TPA5051 accepts two serial audio inputs, buffers the data for a selectable period of time, and outputs the delayed audio data on two serial outputs. One device allows delay of up to 85 ms/ch (fs = 48 kHz) to synchronize the audio stream to the video stream in systems with complex video processing algorithms. If more delay is needed, the devices can be connected in series. Independent clocks can be used for each audio input.

#### SIMPLIFIED APPLICATION DIAGRAM





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **PIN DESCRIPTIONS**



## **TERMINAL FUNCTIONS**

| TERMINAL              |       | I/O | DESCRIPTION                                                                                        |  |  |
|-----------------------|-------|-----|----------------------------------------------------------------------------------------------------|--|--|
| NAME                  | NO.   | 1/0 | DESCRIPTION                                                                                        |  |  |
| ADD0                  | 10    | I   | I <sup>2</sup> C address select pin – LSB. 5V tolerant input.                                      |  |  |
| ADD1                  | 11    | I   | I <sup>2</sup> C address select pin. 5V tolerant input.                                            |  |  |
| ADD2                  | 12    | I   | I <sup>2</sup> C address select pin – MSB. 5V tolerant input.                                      |  |  |
| BCLK1 (1)             | 16    | I   | Audio data bit clock input for serial input 1. 5V tolerant input.                                  |  |  |
| BCLK2 <sup>(1)</sup>  | 8     | I   | Audio data bit clock input for serial input 2. 5V tolerant input.                                  |  |  |
| DATA1                 | 2     | I   | Audio serial data input for serial input 1. 5V tolerant input.                                     |  |  |
| DATA2                 | 6     | I   | Audio serial data input for serial input 2. 5V tolerant input.                                     |  |  |
| DATA_OUT1             | 15    | 0   | Delayed audio serial data output for channel 1.                                                    |  |  |
| DATA_OUT2             | 9     | 0   | Delayed audio serial data output for channel 2.                                                    |  |  |
| GND                   | 5, 14 | Р   | Ground – All ground terminals must be tied to GND for proper operation                             |  |  |
| LRCLK1 <sup>(1)</sup> | 1     | I   | Channel 1 left and right serial audio sampling rate clock (fs). 5V tolerant input.                 |  |  |
| LRCLK2 <sup>(1)</sup> | 7     | I   | Channel 2 left and right serial audio sampling rate clock (fs). 5V tolerant input.                 |  |  |
| SCL                   | 3     | I   | I <sup>2</sup> C communication bus clock input. 5V tolerant input.                                 |  |  |
| SDA                   | 4     | I/O | I <sup>2</sup> C communication bus data input. 5V tolerant input.                                  |  |  |
| VDD                   | 13    | Р   | Power supply interface.                                                                            |  |  |
| Thermal Pad           |       | -   | Connect to ground. Must be soldered down in all applications to properly secure device on the PCB. |  |  |

<sup>(1)</sup> Left and right channels may use different BCLK frequencies as well as different LRCLK (fs) frequencies.



### **FUNCTIONAL BLOCK DIAGRAM**



#### ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature (unless otherwise noted) (1)

|                  |                    |                                               | VALUE                        | UNIT |
|------------------|--------------------|-----------------------------------------------|------------------------------|------|
| $V_{DD}$         | Supply voltage     |                                               | -0.3 to 3.6                  | V    |
| VI               | Input voltage      | DATA, LRCLK, BCLK, SCL, SDA, ADD[2:0]         | -0.3 to 5.5                  | V    |
|                  | Continuous total   | power dissipation                             | See Dissipation Rating Table |      |
| T <sub>A</sub>   | Operating free-ai  | r temperature range                           | -40 to 85                    | °C   |
| $T_{J}$          | Operating junction | n temperature range                           | -40 to 125                   | °C   |
| T <sub>stg</sub> | Storage tempera    | ture range                                    | -65 to 125                   | °C   |
|                  | Lead temperature   | e 1,6 mm (1/16 inch) from case for 10 seconds | 260                          | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operations of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATINGS**(1)

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING<br>FACTOR | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|--------------------|---------------------------------------|---------------------------------------|
| RSA     | 2.5 W                                 | 25 mW/°C           | 1.375 W                               | 1.0 W                                 |

<sup>(1)</sup> This data was taken using 1 oz trace copper and copper pad that is soldered directly to a JEDEC standard high-k PCB. The thermal pad must be soldered to a thermal land on the printed-circuit board. See TI technical briefs SCBA01D and SLUA271 for more information about using the QFN thermal pad.

### **RECOMMENDED OPERATING CONDITIONS**

|                 |                            |                                                                | MIN | MAX | UNIT |
|-----------------|----------------------------|----------------------------------------------------------------|-----|-----|------|
| $V_{DD}$        | Supply voltage             | VDD                                                            | 3   | 3.6 | V    |
| V <sub>IH</sub> | High-level input voltage   | DATA1, DATA2, LRCLK1, LRCLK2, BCLK1, BCLK2, SCL, SDA, ADD[2:0] | 2   |     | V    |
| V <sub>IL</sub> | Low-level input voltage    | DATA1, DATA2, LRCLK1, LRCLK2, BCLK1, BCLK2, SCL, SDA, ADD[2:0] |     | 8.0 | V    |
| T <sub>A</sub>  | Operating free-air tempera | -40                                                            | 85  | °C  |      |



### DC CHARACTERISTICS

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 3 V$  (unless otherwise noted)

|                 | PARAMETER                 | TEST CONDITIONS                                                                     | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| $I_{DD}$        | Supply current            | $V_{DD}$ = 3.3 V, fs = 48 kHz, BCLK = 32 × fs                                       |     | 1.8 | 3   | mA   |
| I <sub>OH</sub> | High-level output current | DATA_OUT1 = DATA_OUT2 = 2.6 V                                                       | 5   |     | 13  | mA   |
| I <sub>OL</sub> | Low-level output current  | DATA_OUT1 = DATA_OUT2 = 0.4 V                                                       | 5   |     | 13  | mA   |
| I <sub>IH</sub> | High-level input current  | DATA1, DATA2, LRCLK1, LRCLK2, BCLK1, BCLK2, SCL, SDA, Vi = 5.5V, VDD = 3V           |     |     | 20  | μΑ   |
|                 |                           | ADD[2:0], Vi = 3.6V, VDD = 3.6V                                                     |     |     | 5   | μΑ   |
| I <sub>IL</sub> | Low-level input current   | DATA1, DATA2, LRCLK1, LRCLK2, BCLK1, BCLK2, SCL, SDA, ADD[2:0], Vi = 0V, VDD = 3.6V |     |     | 1   | μΑ   |

## TIMING CHARACTERISTICS(1)(2)

For I<sup>2</sup>C Interface Signals Over Recommended Operating Conditions (unless otherwise noted)

|                    | PARAMETER                                      | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------------------|-----------------|-----|-----|-----|------|
| $f_{SCL}$          | Frequency, SCL                                 | No wait states  |     |     | 400 | kHz  |
| t <sub>w(H)</sub>  | Pulse duration, SCL high                       |                 | 0.6 |     |     | μs   |
| $t_{w(L)}$         | Pulse duration, SCL low                        |                 | 1.3 |     |     | μs   |
| t <sub>su1</sub>   | Setup time, SDA to SCL                         |                 | 100 |     |     | ns   |
| t <sub>h1</sub>    | Hold time, SCL to SDA                          |                 | 10  |     |     | ns   |
| t <sub>(buf)</sub> | Bus free time between stop and start condition |                 | 1.3 |     |     | μs   |
| t <sub>su2</sub>   | Setup time, SCL to start condition             |                 | 0.6 |     |     | μs   |
| t <sub>h2</sub>    | Hold time, start condition to SCL              |                 | 0.6 |     |     | μs   |
| t <sub>su3</sub>   | Setup time, SCL to stop condition              |                 | 0.6 |     |     | μs   |

(1)  $V_{Pull-up} = V_{DD}$  (2) A pull-up resistor  $\le$ 2 k $\Omega$  is required for a 5 V I<sup>2</sup>C bus voltage.



Figure 1. SCL and SDA Timing



Figure 2. Start and Stop Conditions Timing



## **Serial Audio Input Ports**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                             | TEST CONDITIONS        | MIN   | TYP | MAX    | UNIT       |
|---------------------|---------------------------------------------------------------------------------------|------------------------|-------|-----|--------|------------|
| f <sub>SCLKIN</sub> | Frequency, BCLK $32 \times \text{fs}$ , $48 \times \text{fs}$ , $64 \times \text{fs}$ |                        | 1.024 |     | 12.288 | MHz        |
| t <sub>su1</sub>    | Setup time, LRCLK to BCLK rising edge                                                 |                        | 10    |     |        | ns         |
| t <sub>h1</sub>     | Hold time, LRCLK from BCLK rising edge                                                |                        | 10    |     |        | ns         |
| t <sub>su2</sub>    | Setup time, DATA to BCLK rising edge                                                  |                        | 10    |     |        | ns         |
| t <sub>h2</sub>     | Hold time, DATA from BCLK rising edge                                                 |                        | 10    |     |        | ns         |
|                     | LRCLK frequency                                                                       |                        | 32    | 48  | 192    | kHz        |
|                     | BCLK duty cycle                                                                       |                        |       | 50% |        |            |
|                     | LRCLK duty cycle                                                                      |                        |       | 50% |        |            |
|                     | BCLK rising edges between LRCLK rising edges                                          | LRCLK duty cycle = 50% | 32    |     | 64     | BCLK edges |



Figure 3. Serial Data Interface Timing

#### **APPLICATION INFORMATION**

#### **AUDIO SERIAL INTERFACE**

The audio serial interface for the TPA5051 consists of two 3-wire synchronous serial ports. Each includes an LRCLK, BCLK, and DATA. BCLK is the serial audio bit clock, and it is used to clock the serial data present on the DATA line into the serial shift register of the audio interface. Serial data is clocked into the TPA5051 on the rising edge of BCLK. LRCLK is the serial audio left/right word clock, operated at the sampling frequency, fs. It is used to latch serial data into the internal registers of the serial audio interface. BCLK can be operated at 32 to 64 times the sampling frequency for right-justified, left-justified, and I<sup>2</sup>S formats. Generally, both LRCLK and BCLK should be synchronous to the system clock. However, the TPA5051 does not have a system clock, so the only synchonization necessary is between BCLK and LRCLK.

### **AUDIO DATA FORMATS AND TIMING**

The TPA5051 supports industry-standard audio data formats, including right-justified, I<sup>2</sup>S, and left-justified. The data formats are shown in Figure 4. Data formats are selected using the I<sup>2</sup>C interface and register map (see Table 1).



## **APPLICATION INFORMATION (continued)**

### (1) Right-Justified Data Format; L-Channel = HIGH, R-Channel = LOW



#### (2) I<sup>2</sup>S Data Format; L-Channel = LOW, R-Channel = HIGH



#### (3) Left-Justified Data Format; L-Channel = HIGH, R-Channel = LOW



Figure 4. Audio Data Formats



### **APPLICATION INFORMATION (continued)**

#### **GENERAL I<sup>2</sup>C OPERATION**

The I<sup>2</sup>C bus employs two signals; SDA (data) and SCL (clock), to communicate between integrated circuits in a system. Data is transferred on the bus serially, one bit at a time. The address and data are transferred in byte (8-bit) format with the most-significant bit (MSB) transferred first. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master device driving a start condition on the bus and ends with the master device driving a stop condition on the bus. The bus uses transitions on the data terminal (SDA) while the clock is high to indicate start and stop conditions. A high-to-low transition on SDA indicates a start and a low-to-high transition indicates a stop. Normal data-bit transitions must occur within the low time of the clock period. These conditions are shown in Figure 5. The master generates the 7-bit slave address and the read/write (R/W) bit to open communication with another device and then wait for an acknowledge condition. The TPA5051 holds SDA low during acknowledge clock period to indicate an acknowledgement. When this occurs, the master transmits the next byte of the sequence. Each device is addressed by a unique 7-bit slave address plus R/W bit (1 byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection.

An external pull-up resistor must be used for the SDA and SCL signals to set the HIGH level for the bus. When the bus level is 5 V, pull-up resistors between 1 k $\Omega$  and 2 k $\Omega$  in value must be used. For a bus level of 3.3 V, higher resistor values, such as 10 k $\Omega$ , may be used.



Figure 5. Typical I<sup>2</sup>C Sequence

There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the last word transfers, the master generates a stop condition to release the bus. A generic data transfer sequence is shown in Figure 5.

The 7-bit address for the TPA5051 is selectable using the 3 address pins (ADD0, ADD1, ADD2). Table 1 lists the 8 possible slave addresses.

| FIXED ADDRESS | SELECTABLE ADDRESS BITS |      |      |  |  |  |  |  |
|---------------|-------------------------|------|------|--|--|--|--|--|
| (4 MSB bits)  | ADD2                    | ADD1 | ADD0 |  |  |  |  |  |
| 1101          | 0                       | 0    | 0    |  |  |  |  |  |
| 1101          | 0                       | 0    | 1    |  |  |  |  |  |
| 1101          | 0                       | 1    | 0    |  |  |  |  |  |
| 1101          | 0                       | 1    | 1    |  |  |  |  |  |
| 1101          | 1                       | 0    | 0    |  |  |  |  |  |
| 1101          | 1                       | 0    | 1    |  |  |  |  |  |
| 1101          | 1                       | 1    | 0    |  |  |  |  |  |
| 1101          | 1                       | 1    | 1    |  |  |  |  |  |

Table 1. I<sup>2</sup>C Slave Address

#### SINGLE-AND MULTIPLE-BYTE TRANSFERS

The serial control interface supports both single-byte and multi-byte read/write operations for all registers.

During multiple-byte read operations, the TPA5051 responds with data, a byte at a time, starting at the register assigned, as long as the master device continues to respond with acknowledges.



The TPA5051 supports sequential I<sup>2</sup>C addressing. For write transactions, if a register is issued followed by data for that register and all the remaining registers that follow, a sequential I<sup>2</sup>C write transaction has taken place. For I<sup>2</sup>C sequential write transactions, the register issued then serves as the starting point, and the amount of data subsequently transmitted, before a stop or start is transmitted, determines to how many registers are written.

#### SINGLE-BYTE WRITE

As shown is Figure 6, a single-byte data write transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a write data transfer, the read/write bit must be set to 0. After receiving the correct I<sup>2</sup>C device address and the read/write bit, the TPA5051 responds with an acknowledge bit. Next, the master transmits the register byte corresponding to the TPA5051 internal memory address being accessed. After receiving the register byte, the TPA5051 again responds with an acknowledge bit. Next, the master device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the TPA5051 again responds with an acknowledge bit. Finally, the master device transmits a stop condition to complete the single-byte data write transfer.



Figure 6. Single-Byte Write Transfer

#### MULTIPLE-BYTE WRITE AND INCREMENTAL MULTIPLE-BYTE WRITE

A multiple-byte data write transfer is identical to a single-byte data write transfer except that multiple data bytes are transmitted by the master device to the TPA5051 as shown in Figure 7. After receiving each data byte, the TPA5051 responds with an acknowledge bit.



Figure 7. Multiple-Byte Write Transfer

#### SINGLE-BYTE READ

As shown in Figure 8, a single-byte data read transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. For the data read transfer, both a write followed by a read are actually done. Initially, a write is done to transfer the address byte of the internal memory address to be read. As a result, the read/write bit is set to a 0.

After receiving the TPA5051 address and the read/write bit, the TPA5051 responds with an acknowledge bit. The master then sends the internal memory address byte, after which the TPA5051 issues an acknowledge bit. The master device transmits another start condition followed by the TPA5051 address and the read/write bit again. This time the read/write bit is set to 1, indicating a read transfer. Next, the TPA5051 transmits the data byte from the memory address being read. After receiving the data byte, the master device transmits a not-acknowledge followed by a stop condition to complete the single-byte data read transfer.





Figure 8. Single-Byte Read Transfer

#### **MULTIPLE-BYTE READ**

A multiple-byte data read transfer is identical to a single-byte data read transfer except that multiple data bytes are transmitted by the TPA5051 to the master device as shown in Figure 9. With the exception of the last data byte, the master device responds with an acknowledge bit after receiving each data byte.



Figure 9. Multiple-Byte Read Transfer

## **TPA5051 Operation**

The following sections describe the registers configurable via I<sup>2</sup>C commands for the TPA5051.

Only a single decoupling capacitor (0.1  $\mu$ F–1  $\mu$ F) is required across VDD and GND. The ADDx terminals can be directly connected to VDD or GND. Table 1 describes the I<sup>2</sup>C addresses selectable via the ADDx terminals. A schematic implementation of the TPA5051 is shown in Figure 10.



Figure 10. TPA5051 Schematic



#### SERIAL CONTROL INTERFACE REGISTER SUMMARY

**Table 2. Serial Control Register Summary** 

| REGISTER            | REGISTER NAME              | NO. OF<br>BYTES | CONTENTS                                | INITIALIZATION<br>VALUE |
|---------------------|----------------------------|-----------------|-----------------------------------------|-------------------------|
| 0x01 <sup>(1)</sup> | Control Register           | 1               | Description shown in subsequent section | 00                      |
| 0x02 <sup>(1)</sup> | Right Delay Upper (5 bits) | 1               | Description shown in subsequent section | 00                      |
| 0x03 <sup>(1)</sup> | Right Delay Lower (8 bits) | 1               | Description shown in subsequent section | 00                      |
| 0x04 <sup>(1)</sup> | Left Delay Upper (5 bits)  | 1               | Description shown in subsequent section | 00                      |
| 0x05 <sup>(1)</sup> | Left Delay Lower (8 bits)  | 1               | Description shown in subsequent section | 00                      |
| 0x06 <sup>(1)</sup> | Frame Delay                | 1               | Description shown in subsequent section | 00                      |
| 0x07 <sup>(1)</sup> | RJ Packet Length           | 1               | Description shown in subsequent section | 00                      |
| 0x08 <sup>(1)</sup> | Complete Update            | 1               | Description shown in subsequent section | 00                      |
| 0x09 <sup>(2)</sup> | Control Register           | 1               | Description shown in subsequent section | 00                      |
| 0x0A <sup>(2)</sup> | Right Delay Upper (5 bits) | 1               | Description shown in subsequent section | 00                      |
| 0x0B <sup>(2)</sup> | Right Delay Lower (8 bits) | 1               | Description shown in subsequent section | 00                      |
| 0x0C <sup>(2)</sup> | Left Delay Upper (5 bits)  | 1               | Description shown in subsequent section | 00                      |
| 0x0D <sup>(2)</sup> | Left Delay Lower (8 bits)  | 1               | Description shown in subsequent section | 00                      |
| 0x0E <sup>(2)</sup> | Frame Delay                | 1               | Description shown in subsequent section | 00                      |
| 0x0F <sup>(2)</sup> | RJ Packet Length           | 1               | Description shown in subsequent section | 00                      |
| 0x10 <sup>(2)</sup> | Complete Update            | 1               | Description shown in subsequent section | 00                      |

<sup>(1)</sup> I2C registers for serial data channel 1

## **CONTROL REGISTER (0x01, 0x09)**

The control register allows the user to mute a specific audio channel. It is also used to specify the data type (I<sup>2</sup>S, Right-Justified, or Left-Justified).

Table 3. Control Registers (0x01, 0x09)<sup>(1)</sup>

| D7 | D6 | D5 | D4 | D3 | D2 | D1                                                      | D0 | FUNCTION                                                      |
|----|----|----|----|----|----|---------------------------------------------------------|----|---------------------------------------------------------------|
| 0  | 0  | X  | X  | Х  | Χ  | _                                                       | -  | Left and Right channel are active.                            |
| 0  | 1  | X  | X  | Х  | Χ  | <ul> <li>– Left channel is MUTED.</li> </ul>            |    | Left channel is MUTED.                                        |
| 1  | 0  | X  | X  | Х  | Χ  | Right channel is MUTED.                                 |    | Right channel is MUTED.                                       |
| 1  | 1  | Х  | Х  | Х  | Х  | <ul> <li>– Left and Right channel are MUTED.</li> </ul> |    | Left and Right channel are MUTED.                             |
| _  | _  | X  | Х  | Х  | Х  | 0                                                       | 0  | I <sup>2</sup> S data format                                  |
| _  | _  | X  | Х  | Х  | Х  | 0                                                       | 1  | Right-justified data format (see PACKET LENGTH register 0x07) |
| -  | -  | Χ  | Х  | Х  | Х  | 1                                                       | 0  | Left-justified data format                                    |
| _  | _  | Х  | Х  | Х  | Х  | 1                                                       | 1  | Bypass mode – data is passed straight through without delay.  |

<sup>(1)</sup> Default values are in bold.

## **AUDIO DELAY REGISTERS (0x02-0x05, 0x0A-0x0D)**

The audio delay for the left and right channels is fixed by writing a total of 13 bits (2 byte transfer) to upper and lower registers as specified in Table 1. A multiple byte transfer should be performed starting with the control register and following with 4 bytes to fill the upper and lower registers associated with right/left channel delay. The decimal value of D0–D13 equals the number of samples to delay. The maximum number of delayed samples per channel is 4095 for the TPA5051. This equates to 85.3 ms ([4095  $\times$  (1/Fs)] at 48 kHz) of delay per channel.

<sup>(2)</sup> I<sup>2</sup>C registers for serial data channel 2



| Table 4. Audio | Delay | Registers | (0x02-0x05.  | 0x0A-0x0D | ) <sup>(1)</sup> |
|----------------|-------|-----------|--------------|-----------|------------------|
|                | -0.4, |           | (ONO - ONOO, | ONON ONOD | ,                |

| D13 | D12 | D11-D2 | D1 | D0                                                                | FUNCTION                                                               |
|-----|-----|--------|----|-------------------------------------------------------------------|------------------------------------------------------------------------|
| 0   | 0   | 0      | 0  | 0                                                                 | Left and Right audio is passed to output with no delay.                |
| 0   | 0   | 0      | 0  | 1 Left and Right audio is delayed by 1 sample (1/Fs = delay time) |                                                                        |
| 1   | 1   | 1      | 1  | 1                                                                 | Left and Right audio is delayed by 4095 samples (4095/Fs = delay time) |

<sup>(1)</sup> Default values are in **bold**.

### FRAME DELAY REGISTERS (0x06, 0x0E)

This register can be used to specify delay in video frames instead of audio samples. When the MSB is set to 1, the audio delay registers (0x01–0x04) are bypassed and the Frame Delay Register is used to set the delay based on the frame rate (D6), audio sample rate (D5–D3), and number of frames to delay (D2–D0).

The total audio delay time is calculated by the following formula:

Audio Delay (in samples) = int [# Delay Frames × (1/Frame Rate) × Audio Sample Rate]

If the result of the formula above is greater than the maximum number of delay samples (4095 for TPA5051), then the value is limited to this maximum before passing to the delay block.

Table 5. Frame Delay Registers (0x06, 0x0E)<sup>(1)</sup>

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                                                                                |
|----|----|----|----|----|----|----|----|-------------------------------------------------------------------------------------------------------------------------|
| 0  |    |    |    |    |    |    |    | Settings in this register are masked and audio delay is determined by settings in the right/left audio delay registers. |
| 1  |    |    |    |    |    |    |    | Right/left audio delay registers are masked and delay is determined by settings in this register.                       |
|    | 0  |    |    |    |    |    |    | Frame rate = 50 Hz                                                                                                      |
|    | 1  |    |    |    |    |    |    | Frame rate = 59.94 Hz                                                                                                   |
|    |    | 0  | 0  | 0  |    |    |    | Audio sample rate = 32 kHz                                                                                              |
|    |    | 0  | 0  | 1  |    |    |    | Audio sample rate = 44.1 kHz                                                                                            |
|    |    | 0  | 1  | 0  |    |    |    | Audio sample rate = 48 kHz                                                                                              |
|    |    | 0  | 1  | 1  |    |    |    | Audio sample rate = 88.2 kHz                                                                                            |
|    |    | 1  | 0  | 0  |    |    |    | Audio sample rate = 96 kHz                                                                                              |
|    |    | 1  | 0  | 1  |    |    |    | Audio sample rate = 176.4 kHz                                                                                           |
|    |    | 1  | 1  | 0  |    |    |    | Audio sample rate = 192 kHz                                                                                             |
|    |    | 1  | 1  | 1  |    |    |    | Audio sample rate = 192 kHz                                                                                             |
|    |    |    |    |    | 0  | 0  | 0  | Delay frames = 1                                                                                                        |
|    |    |    |    |    | 0  | 0  | 1  | Delay frames = 2                                                                                                        |
|    |    |    |    |    | 1  | 1  | 1  | Delay frames = 8                                                                                                        |

<sup>(1)</sup> Default values are in **bold**.

### **RJ PACKET LENGTH REGISTERS (0x07, 0x0F)**

This register is only used in right justified mode. The decimal value of bits [5:0] represents the width of the useable data in a right justified audio stream. The number of BCLK transitions between LRCLK transitions must be greater than or equal to the packet length selected in this register. The maximum packet length value is 24 bits. Any setting greater whose numerical value is greater than 24 bits is limited to the maximum 24 bits.

Table 6. RJ Package Length (0x07, 0x0F)<sup>(1)</sup>

| D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                |
|----|----|----|----|----|----|-------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | Packet length = 0 bits  |
| 0  | 0  | 0  | 0  | 0  | 1  | Packet length = 1 bits  |
| 0  | 1  | 1  | Х  | Х  | Х  | Packet length = 24 bits |

<sup>(1)</sup> Default values are in bold.



## **COMPLETE UPDATE REGISTER (0x08, 0x10)**

Since the audio delay values are divided among several registers, it is likely that multiple writes would be necessary to configure the device. This may cause interruptions in the audio stream and unwanted pops and clicks might occur as register data is passed to delay functional block.

To avoid this from happening, the **Complete Update** register is used to transfer the user settings from the register file to the delay functional block when a 1 is written to the LSB. For example, if the right delay is set to 35 samples, and the left delay is set to 300 samples, the device holds the right channel in MUTE until 35 samples of audio data have passed, and holds the left channel in MUTE until 300 samples of audio data have passed.

The **Complete Update** register must also be used when either the stream type is changed or the RJ packet length is changed. If a complete update command is not issued, the changes will not take effect.

Note that the individual channels can be muted using the upper bits of the Control Registers **without** writing to the Complete Update registers.

Table 7. Complete Update Registers (0x08, 0x10)<sup>(1)</sup>

| D7-D1 | D0 | FUNCTION                                                                                                 |
|-------|----|----------------------------------------------------------------------------------------------------------|
| X     | 0  | No data from the register settings is passed to the delay block.                                         |
| Х     | 1  | Stream type, right/left delay or frame delay, and packet length is passed to the delay functional block. |

<sup>(1)</sup> Default values are in bold.

#### **APPLICATION EXAMPLES**

### Connecting Two Devices in Series to Increase the Delay

It is sometimes desirable to increase the delay time beyond which one device can provide. In such cases, several TPA5051 devices can be placed in series to increase the delay. A maximum of eight devices can be placed in series. This is because each device has eight I<sup>2</sup> address settings. Under no circumstances should two TPA5051 devices share the same I<sup>2</sup>S address. See Figure 11.



Figure 11. Two Devices Connected in Series



#### I<sup>2</sup>C Examples

The following are some examples of I<sup>2</sup>C commands used to read or write to the TPA5051. For all conditions, assume the address of the TPA5051 is set to 001.

#### **Single Byte Write**

In this example, the TPA5051 is set to mute both left and right channels of DATA1, and to operate in I<sup>2</sup>S mode.



#### NOTE:

Because no complete update command was issued in this example, the stream type change will not take effect until a 1 is written to the *Complete Update* register.

## **Multiple Byte Write**

In this example, the TPA5051 is set to make both the left and right channels of both DATA1 and DATA2 active. DATA1 is set to operate in  $I^2S$  mode, delay the right channel by 1024 samples, and delay the left channel by 2048 samples. DATA2 is set to operate in the Right-Justified mode with a packet length of 16 bits. It is to delay the audio signal by 40 ms using the Frame Delay function. Assume the audio sample rate (fs) = 48 kHz, and the Frame rate = 50 Hz. This is a sequential write, so all registers must have data written to them.





### **Combination of Single Byte Writes**

In this example, DATA1 set to operate in the I2S mode, and DATA2 is set to mute.



Note that in every circumstance where a delay or stream type is written into the memory of the TPA5051, a 1 must be written to the *Complete Update* registers for the change to take effect. In this example, the stream type change made to DATA1 would not take effect. This does not apply to muting, which occurs in the *Control* registers.

#### Single Byte Read

In this example, one byte of data is read from the *Control Register* (0x01). After the data (represented *xx*) by is read by the master device, the master device issues a Not Acknowledge, before stopping the communication.





### **Multiple Byte Read**

Often, when it is necessary to read what is contained in one register, it is necessary to determine what information is contained in all registers. In such a case, a sequential read should be used. In situations where data must be read from a register at the beginning (0x01), and a register towards the end (0x0E), a sequential read is likely to be faster to implement than multiple single byte reads.

In this example, a sequential read is initiated with the *Control Register* (0x01), and ends with the *Frame Delay Register* (0x0E).





#### **DEVICE CURRENT CONSUMPTION**

The TPA5051 draws different amounts of supply current depending upon the conditions under which it is operated. As  $V_{DD}$  increases, so too does  $I_{DD}$ . Likewise, as  $V_{DD}$  decreases,  $I_{DD}$  decreases. The same is true of the sampling frequency, fs. An increase in fs causes an increase in  $I_{DD}$ . Figure 12 illustrates the relationship between operating condition and typical supply current.



Figure 12. Typical Supply Current

www.ti.com 6-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| TPA5051RSAR      | ACTIVE | QFN          | RSA                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPA<br>5051          | Samples |
| TPA5051RSAT      | ACTIVE | QFN          | RSA                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPA<br>5051          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Apr-2024

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA5051RSAR | QFN             | RSA                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPA5051RSAT | QFN             | RSA                | 16 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA5051RSAR | QFN          | RSA             | 16   | 3000 | 356.0       | 356.0      | 35.0        |
| TPA5051RSAT | QFN          | RSA             | 16   | 250  | 210.0       | 185.0      | 35.0        |

## RSA (S-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No—leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



## RSA (S-PVQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES:

A. All linear dimensions are in millimeters



# RSA (S-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated