











TPS53125 SLVS947C – OCTOBER 2009 – REVISED AUGUST 2014

# TPS53125 Dual Synchronous Step-Down Controller for Low Voltage Power Rails

#### 1 Features

- D-CAP2™ Mode Control
  - Fast Transient Response
  - No External Parts Required for Loop Compensation
  - Compatible With Ceramic Output Capacitors
- High Initial Reference Accuracy (±1%)
- Low Output Ripple
- Wide Input Voltage Range: 4.5 V to 24 V
- Output Voltage Range: 0.76 V to 5.5 V
- Low-Side R<sub>DS(ON)</sub> Loss-Less Current Sensing
- Adaptive Gate Drivers with Integrated Boost Diode
- · Adjustable Soft Start
- · Non-Sinking Pre-Biased Soft Start
- 350-kHz Switching Frequency
- Cycle-by-Cycle Over-Current Limiting Control
- 30-mV to 300-mV OCP Threshold Voltage
- Thermally Compensated OCP by 4000 ppm/°C at I<sub>TRIP</sub>

## 2 Applications

- Point-of-Load Regulation in Low Power Systems for Wide Range of Applications
  - Digital TV Power Supply
  - Networking Home Terminal
  - Digital Set-Top Box (STB)
  - DVD Player/Recorder
  - Gaming Consoles

## 3 Description

The TPS53125 is a dual, adaptive on-time D-CAP2™ mode synchronous buck controller. The part enables system designers to cost effectively complete the suite of various end equipment's power bus regulators with a low external component count and low standby consumption. The main control loop for the TPS53125 uses the D-CAP™ Mode topology which provides a very fast transient response with no external component.

The TPS53125 also has a proprietary circuit that enables the device to adapt not only low equivalent series resistance (ESR) output capacitors such as POSCAP/SP-CAP, but also ceramic capacitor. The part provides a convenient and efficient operation with conversion voltages from 4.5 V to 24 V and output voltage from 0.76 V to 5.5 V.

The TPS53125 is available in 24-pin RGE and PW packages, and is specified from -40°C to 85°C ambient temperature range.

## Device Information<sup>(1)</sup>

| DEVICE NAME | PACKAGE    | BODY SIZE       |  |  |
|-------------|------------|-----------------|--|--|
| TPS53125    | VQFN (24)  | 4 mm x 4 mm     |  |  |
|             | TSSOP (24) | 4.4 mm x 7.8 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# 4 Simplified Schematics







# **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description                | 9               |
|---|--------------------------------------|----|----------------------------------------|-----------------|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes            | 11              |
| 3 | Description 1                        | 9  | Application and Implementation         | 12              |
| 4 | Simplified Schematics                |    | 9.1 Application Information            | 12              |
| 5 | Revision History2                    |    | 9.2 Typical Application                | 12              |
| 6 | Pin Configuration and Functions      |    | 9.3 Typical Application Circuit, TSSOP | 19              |
| 7 | Specifications                       | 10 | Power Supply Recommendations           | 20              |
| ′ | 7.1 Absolute Maximum Ratings         | 11 | Layout                                 | 21              |
|   | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Suggestions                | 21              |
|   | 7.3 Recommended Operating Conditions |    | 11.2 Layout Example                    | <mark>22</mark> |
|   | 7.4 Thermal Information              | 12 | Device and Documentation Support       | 23              |
|   | 7.5 Electrical Characteristics       |    | 12.1 Trademarks                        | 23              |
|   | 7.6 Typical Characteristics          |    | 12.2 Electrostatic Discharge Caution   | 23              |
| 8 | Detailed Description                 |    | 12.3 Glossary                          | 23              |
| 0 | 8.1 Overview 8                       | 13 | Mechanical, Packaging, and Orderable   | 23              |
|   | 8.2 Functional Block Diagrams 8      |    | inomiation                             | 20              |

# 5 Revision History

| С | hanges from Revision B (January 2010) to Revision C                                                                      | Page         |
|---|--------------------------------------------------------------------------------------------------------------------------|--------------|
| • | Changed revision from B-January 2010 to C-May 2014, also copied all text, tables and graphics to new data sheet template | 1            |
| • | Added V <sub>(ESD)</sub> value                                                                                           | 4            |
|   | Changed VREG5 row, Min column from 4.8 to 4.6 in ELEC CHARA table,                                                       |              |
| • | Changed Changed the R <sub>DRVL</sub> MAX value for –100 mA From: 8 Ω To 12 Ω                                            | <del>5</del> |
| • | Changed the I(SSC) Min value From: -1.5 to -2.5 μA and the Max value From: -2.5 To: -1.5 μA                              | 6            |
| • | Added Application Curves section                                                                                         | 19           |



## 6 Pin Configuration and Functions





#### **Pin Functions**

| PI           | N         |             |     |                                                                                                                                                                                                                            |
|--------------|-----------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME         | QFN<br>24 | TSSOP<br>24 | I/O | DESCRIPTION                                                                                                                                                                                                                |
| VBST1, VBST2 | 23, 8     | 2, 11       | I   | Supply input for high-side NFET driver. Bypass to SWx with a high-quality 0.1-µF ceramic capacitor. An external Schottky diode can be added from VREG5 if forward drop is critical to drive the high-side FET.             |
| EN1, EN2     | 24, 7     | 3, 10       | -   | Enable. Pull High to enable SMPS.                                                                                                                                                                                          |
| VO1, VO2     | 1, 6      | 4, 9        | _   | Output voltage inputs for on-time adjustment and output discharge. Connect directly to the output voltage.                                                                                                                 |
| VFB1, VFB2   | 2, 5      | 5, 8        | ı   | D-CAP2 feedback inputs. Connect to output voltage with resistor divider.                                                                                                                                                   |
| GND          | 3         | 6           | 1   | Signal ground pin. Connect to PGND1, PGND2 and system ground at a single point.                                                                                                                                            |
| DRVH1, DRVH2 | 22, 9     | 1, 12       | 0   | High-side N-Channel MOSFET gate driver outputs. SWx referenced drivers switch between SWx (OFF) and VBSTx (ON).                                                                                                            |
| SW1, SW2     | 21, 10    | 24, 13      | I/O | Switch node connections for both the high-side drivers and the over current comparators.                                                                                                                                   |
| DRVL1, DRVL2 | 20, 11    | 23, 14      | 0   | Low-side N-Channel MOSFET gate driver outputs. PGND referenced drivers switch between PGNDx (OFF) and VREG5 (ON).                                                                                                          |
| PGND1, PGND2 | 19, 12    | 22, 15      | 1/0 | Power ground connections for both the low-side drivers and the over current comparators. Connect PGND1, PGND2 and GND strongly together near the IC.                                                                       |
| TRIP1, TRIP2 | 18, 13    | 21, 16      | I   | Over current threshold programming pin. Connect to GND with a resistor to GND to set threshold for low-side $R_{\text{DS}(\text{ON})}$ current limit.                                                                      |
| VIN          | 17        | 20          | -   | Supply Input for 5-V linear regulator. Bypass to GND with a minimum high-quality 0.1-µF ceramic capacitor.                                                                                                                 |
| V5FILT       | 15        | 18          | -   | 5-V supply input for the entire control circuitry except the MOSFET drivers. Bypass to GND with a minimum high-quality 1.0- $\mu$ F ceramic capacitor. V5FILT is connected to VREG5 via an internal 10- $\Omega$ resistor. |
| VREG5        | 16        | 19          | 0   | Output of 5-V linear regulator and supply for MOSFET drivers. Bypass to GND with a minimum high-quality 4.7- $\mu$ F ceramic capacitor. VREG5 is connected to V5FILT via an internal 10- $\Omega$ resistor.                |
| SS1, SS2     | 4,14      | 7, 17       | 0   | Soft-start programming pin. Connect capacitor from SSx pin to GND to program soft-start time.                                                                                                                              |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                |                      |                                            | MIN  | MAX | UNIT |
|----------------|----------------------|--------------------------------------------|------|-----|------|
|                |                      | VIN, EN1, EN2                              | -0.3 | 26  |      |
|                |                      | VBST1, VBST2                               | -0.3 | 32  |      |
| $V_{I}$        | Input voltage        | VBST1 - SW1, VBST2 - SW2                   | -0.3 | 6   | V    |
|                |                      | V5FILT, VFB1, VFB2, TRIP1, TRIP2, VO1, VO2 |      | 6   | ĺ    |
|                |                      | SW1, SW2                                   | -2   | 26  | ·    |
|                |                      | DRVH1, DRVH2                               | -1   | 32  |      |
|                | Output valtage       | DRVH1 - SW1, DRVH2 - SW2                   | -0.3 | 6   | V    |
| Vo             | Output voltage       | DRVL1, DRVL2, VREG5, SS1, SS2              | -0.3 | 6   | V    |
|                |                      | PGND1, PGND2                               | -0.3 | 0.3 | ·    |
| T <sub>A</sub> | Operating ambient to | -40                                        | 85   | °C  |      |
| T <sub>J</sub> | Junction temperature | -40                                        | 150  | °C  |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 Handling Ratings

|                  |                          |                                                                               | MIN   | MAX  | UNIT     |
|------------------|--------------------------|-------------------------------------------------------------------------------|-------|------|----------|
| T <sub>stg</sub> | Storage temperature rang | <b>–</b> 55                                                                   | 150   | °C   |          |
| $V_{(ESD)}$      | Flootrootatic discharge  | Human body model (HBM), per AN/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>     | -2000 | 2000 | ٧        |
|                  | Electrostatic discharge  | Charged device model (CDM), per JEDeC specification JESD22-C101, all pins (2) | -500  | 500  | <b>V</b> |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 | , ,                    | ,                             | MIN  | MAX | UNIT |  |
|-----------------|------------------------|-------------------------------|------|-----|------|--|
| \/              | Cumply input voltage   | VIN                           |      | 24  | V    |  |
| V <sub>IN</sub> | Supply input voltage   | V5FILT                        | 4.5  | 5.5 | V    |  |
|                 |                        | VBST1, VBST2                  | -0.1 | 30  |      |  |
|                 |                        | VBST1 - SW1, VBST2 - SW2      | -0.1 | 5.5 |      |  |
| .,              | lancet colleges        | VFB1, VFB2, VO1, VO2          | -0.1 | 5.5 | \/   |  |
| VI              | Input voltage          | RIP1, TRIP2                   | -0.1 | 0.3 | V    |  |
|                 |                        | EN1, EN2                      | -0.1 | 24  |      |  |
|                 |                        | SW1, SW2                      | -1.8 | 24  |      |  |
|                 |                        | DRVH1, DRVH2                  | -0.1 | 30  |      |  |
| .,              | Outrot walta as        | VBST1 - SW1, VBST2 - SW2      | -0.1 | 5.5 | V    |  |
| Vo              | Output voltage         | DRVL1, DRVL2, VREG5, SS1, SS2 | -0.1 | 5.5 | V    |  |
|                 |                        | PGND1, PGND2                  | -0.1 | 0.1 |      |  |
| T <sub>A</sub>  | Operating free-air tem | -40                           | 85   | °C  |      |  |
| TJ              | Operating junction ter | -40                           | 125  | °C  |      |  |

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                | TPS        | LINIT       |      |
|------------------------|----------------------------------------------|------------|-------------|------|
|                        | THERMAL METRIC                               | PW 24 PINS | RGE 24 PINS | UNIT |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 88.9       | 35.4        |      |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 26.5       | 39.1        |      |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 43.5       | 13.6        | 000  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.1        | 0.5         | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 43.0       | 13.6        |      |
| $R_{\theta JC(bot)}$   | Junction-to-case (bottom) thermal resistance | n/a        | 3.8         |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                            | TEST CONDITIONS                                                                                                | MIN   | TYP | MAX   | UNIT |
|---------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| SUPPLY              | CURRENT                              |                                                                                                                |       |     |       |      |
| I <sub>IN</sub>     | VIN supply current                   | VIN current, $T_A$ = 25°C, VREG5 tied to V5FILT,<br>EN1 = EN2 = 5 V, VFB1 = VFB2 = 0.8 V,<br>SW1 = SW2 = 0.5 V |       | 450 | 800   | μΑ   |
| I <sub>VINSDN</sub> | VIN shutdown current                 | VIN current, T <sub>A</sub> = 25°C, no load,<br>EN1 = EN2 = 0 V, VREG5 = ON                                    |       | 30  | 60    | μΑ   |
| VFB VOL             | TAGE AND DISCHARGE RESISTANC         | E                                                                                                              |       |     | ·     |      |
| $V_{BG}$            | Bandgap initial regulation accuracy  | T <sub>A</sub> = 25°C                                                                                          | -1    |     | 1     | %    |
|                     |                                      | T <sub>A</sub> = 25°C, SW <sub>inj</sub> = OFF                                                                 | 755   | 765 | 775   |      |
| $V_{VFBTHx}$        | VFBx threshold voltage               | $T_A = 0$ °C to 70°C, $SW_{inj} = OFF^{(1)}$                                                                   | 753.5 |     | 776.5 | mV   |
|                     |                                      | $T_A$ = -40°C to 85°C, SW <sub>inj</sub> = OFF <sup>(1)</sup>                                                  | 752   |     | 778   |      |
| I <sub>VFB</sub>    | VFB input current                    | VFBx = 0.8 V, T <sub>A</sub> = 25°C                                                                            | -100  | -10 | 100   | nA   |
| R <sub>Dischq</sub> | VO discharge resistancee             | ENx = 0 V, VOx = 0.5 V, T <sub>A</sub> = 25°C                                                                  |       | 40  | 80    | Ω    |
| VREG5 O             | UTPUT                                |                                                                                                                | 1     |     |       |      |
| V <sub>VREG5</sub>  | VREG5 output voltage                 | T <sub>A</sub> = 25°C, 5.5 V < VIN < 24 V,<br>0 < I <sub>VREG5</sub> < 10 mA                                   | 4.6   | 5.0 | 5.2   | V    |
| V <sub>LN5</sub>    | Line regulation                      | 5.5 V < VIN < 24 V, I <sub>VREG5</sub> = 10 mA                                                                 |       |     | 20    | mV   |
| $V_{LD5}$           | Load regulation                      | 1 mA < I <sub>VREG5</sub> < 10 mA                                                                              |       |     | 40    | mV   |
| I <sub>VREG5</sub>  | Output current                       | VIN = 5.5 V, V <sub>REG5</sub> = 4.0 V, T <sub>A</sub> = 25°C                                                  |       | 170 |       | mA   |
| OUTPUT:             | N-CHANNEL MOSFET GATE DRIVER         | RS                                                                                                             |       |     |       |      |
|                     | Source, I <sub>DRVHx</sub> = -100 mA |                                                                                                                |       | 5.5 | 11    |      |
| $R_{DRVH}$          | DRVH resistance                      | Sink, I <sub>DRVHx</sub> = 100 mA                                                                              |       | 2.5 | 5     | Ω    |
| Б                   | DD)//                                | Source, I <sub>DRVLx</sub> = -100 mA                                                                           |       | 4   | 12    |      |
| $R_{DRVL}$          | DRVL resistance                      | Sink, I <sub>DRVLx</sub> = 100 mA                                                                              |       | 2   | 4     | Ω    |
| <b>-</b>            | Dead Con                             | DRVHx-low to DRVLx-on                                                                                          | 20    | 50  | 80    |      |
| $T_D$               | Dead time                            | DRVLx-low to DRVHx-on                                                                                          | 20    | 40  | 80    | ns   |
| INTERNA             | L BOOST DIODE                        |                                                                                                                | *     |     |       |      |
| V <sub>FBST</sub>   | Forward voltage                      | $V_{VREG5-VBSTx}$ , $I_F = 10$ mA, $T_A = 25$ °C                                                               | 0.7   | 0.8 | 0.9   | V    |
| I <sub>VBSTLK</sub> | VBST leakage current                 | VBSTx = 29 V, SWx = 24 V, T <sub>A</sub> = 25°C                                                                |       | 0.1 | 1     | μΑ   |
| ON-TIME             | TIMER CONTROL                        |                                                                                                                |       |     | ·     |      |
| T <sub>ON1L</sub>   | CH1 on time                          | SW1 = 12 V, VO1 = 1.8 V                                                                                        |       | 490 |       | ns   |
| T <sub>ON2L</sub>   | CH2 on time                          | SW2 = 12 V, VO2 = 1.8 V                                                                                        |       | 390 |       | ns   |
| T <sub>OFF1L</sub>  | CH1 min off time                     | SW1 = 0.7 V, T <sub>A</sub> = 25°C, VFB1 = 0.7 V                                                               |       | 285 |       | ns   |
| T <sub>OFF2L</sub>  | CH2 min off time                     | SW2 = 0.7 V, T <sub>A</sub> = 25°C, VFB2 = 0.7 V                                                               |       | 285 |       | ns   |

<sup>(1)</sup> Not production tested - ensured by design.



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                 | TEST CONDITIONS                                                                                                     | MIN  | TYP  | MAX         | UNIT   |
|-----------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-------------|--------|
| SOFT STA              | RT                                        |                                                                                                                     |      |      |             |        |
| I <sub>SSC</sub>      | SS1/SS2 charge current                    | V <sub>SS1</sub> /V <sub>SS2</sub> = 0 V, T <sub>A</sub> = 25°C                                                     | -2.5 | -2   | -1.5        | μA     |
| TC <sub>ISSC</sub>    | I <sub>SSC</sub> temperature coefficient  | On the basis of 25°C <sup>(1)</sup>                                                                                 | -4   |      | 3           | nA/°C  |
| I <sub>SSD</sub>      | SS1/SS2 discharge current                 | V <sub>SS1</sub> /V <sub>SS2</sub> = 0.5 V                                                                          | 100  | 150  |             | μΑ     |
| UVLO                  |                                           |                                                                                                                     |      |      |             |        |
| \ /                   | VEET TIME Of the control of               | Wake up                                                                                                             | 3.7  | 4.0  | 4.3         | V      |
| V <sub>UV5VFILT</sub> | V5FILT UVLO threshold                     | Hysteresis                                                                                                          | 0.2  | 0.3  | 0.4         | V      |
| LOGIC TH              | RESHOLD                                   |                                                                                                                     | ·    |      |             |        |
| V <sub>ENH</sub>      | ENx high-level input voltage              | EN 1/2                                                                                                              | 2.0  |      |             | V      |
| V <sub>ENL</sub>      | ENx low-level input voltage               | EN 1/2                                                                                                              |      |      | 0.3         | V      |
| CURRENT               | SENSE                                     |                                                                                                                     |      |      |             |        |
| I <sub>TRIP</sub>     | TRIP source current                       | VTRIPx = 0.1 V, T <sub>A</sub> = 25°C                                                                               | 8.5  | 10   | 11.5        | μA     |
| TC <sub>ITRIP</sub>   | I <sub>TRIP</sub> temperature coefficient | On the basis of 25°C                                                                                                |      | 4000 |             | ppm/°C |
|                       | OCD                                       | (V <sub>TRIPx-GND</sub> -V <sub>PGNDx-SWx</sub> ) voltage,<br>V <sub>TRIPx-GND</sub> = 60 mV, T <sub>A</sub> = 25°C | -15  | 0 15 |             | mV     |
| $V_{OCLoff}$          | OCP compensation offset                   | (V <sub>TRIPx-GND</sub> -V <sub>PGNDx-SWx</sub> ) voltage,<br>V <sub>TRIPx-GND</sub> = 60 mV                        | -20  |      | 20          | IIIV   |
| V <sub>Rtrip</sub>    | Current limit threshold setting range     | V <sub>TRIPx-GND</sub> voltage                                                                                      | 30   |      | 300         | mV     |
| OUTPUT (              | JNDERVOLTAGE AND OVERVOLTAG               | SE PROTECTION                                                                                                       |      |      |             |        |
| V <sub>OVP</sub>      | Output OVP trip threshold                 | OVP detect                                                                                                          | 110  | 115  | 120         | %      |
| T <sub>OVPDEL</sub>   | Output OVP prop delay                     |                                                                                                                     |      | 1.5  |             | μs     |
|                       | Output IIIVD tein though ald              | UVP detect                                                                                                          | 65   | 70   | 75          | 0/     |
| $V_{UVP}$             | Output UVP trip threshold                 |                                                                                                                     |      | 10   |             | %      |
| T <sub>UVPDEL</sub>   | Output UVP delay                          |                                                                                                                     | 17   | 30   | 40          | μs     |
| T <sub>UVPEN</sub>    | Output UVP enable delay                   | UVP enable delay / soft-start time                                                                                  | x1.4 | x1.7 | x2.0        | ms     |
| THERMAL               | SHUTDOWN                                  |                                                                                                                     |      |      | <del></del> |        |
| _                     | The control of the delicery through all ! | Shutdown temperature (1)                                                                                            |      | 150  |             |        |
| T <sub>SDN</sub>      | Thermal shutdown threshold                | Hysteresis (1)                                                                                                      | 20   |      |             | °C     |



## 7.6 Typical Characteristics





## 8 Detailed Description

#### 8.1 Overview

The TPS53125 is a dual, adaptive on-time D-CAP2™ mode synchronous buck controller. The part enables system designers to cost effectively complete the suite of various end equipment's power bus regulators with a low external component count and low standby consumption. The main control loop for the TPS53125 uses the D-CAP™ Mode topology which provides a very fast transient response with no external component.

The TPS53125 also has a proprietary circuit that enables the device to adapt not only low equivalent series resistance (ESR) output capacitors such as POSCAP/SP-CAP, but also ceramic capacitor. The part provides a convenient and efficient operation with conversion voltages from 4.5 V to 24 V and output voltage from 0.76 V to 5.5 V.

#### 8.2 Functional Block Diagrams





## Functional Block Diagrams (continued)



#### 8.3 Feature Description

#### 8.3.1 PWM Operation

The main control loop of the TPS53125 is an adaptive on-time pulse width modulation (PWM) controller using a proprietary D-CAP2™ mode control. D-CAP2™ mode control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output.

At the beginning of each cycle, the synchronous high-side MOSFET is turned on. After an internal one-shot timer expires, this MOSFET is turned off. When the feedback voltage falls below the reference voltage, the one-shot timer is reset and the high-side MOSFET is turned back on. The one shot is set by the converter input voltage VIN, and the output voltage VO, to maintain a pseudo-fixed frequency over the input voltage range. An internal ramp is added to the reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP mode control.

#### 8.3.2 Drivers

Each channel of the TPS53125 contains two high-current resistive MOSFET gate drivers. The low-side driver is a PGND referenced, VREG5 powered driver designed to drive the gate of a high-current, low  $R_{DS(ON)}$  N-channel MOSFET whose source is connected to PGND. The high-side driver is a floating SWx referenced VBST powered driver designed to drive the gate of a high-current, low  $R_{DS(ON)}$  N-channel MOSFET. To maintain the VBST voltage during the high-side driver ON time, a capacitor is placed from SWx to VBSTx. Each driver draws average current equal to gate charge ( $Q_g$  at  $V_{gs} = 5$  V) times switching frequency ( $f_{SW}$ ).



## **Feature Description (continued)**

To prevent cross-conduction, there is a narrow dead-time when both high-side and low-side drivers are OFF between each driver transition. During this time the inductor current is carried by one of the MOSFETs body diodes.

#### 8.3.3 PWM Frequency and Adaptive On-Time Control

TPS53125 employs adaptive on-time control scheme and does not have a dedicated on board oscillator.

TPS53125 runs with pseudo-constant frequency by using the input voltage and output voltage to set the on-time one-shot timer. The on-time is inversely proportional to the input voltage and proportional to the output voltage. Therefore, when the duty ratio is VOUT/VIN, the frequency is constant.

#### 8.3.4 5-Volt Regulator

The TPS53125 has an internal 5-V low-dropout (LDO) regulator to provide a regulated voltage for all both drivers and the IC's internal logic. A high-quality 4.7- $\mu$ F or greater ceramic capacitor from VREG5 to GND is required to stabilize the internal regulator. An internal 10- $\Omega$  resistor from VREG5 filters the regulator output to the IC's analog and logic input voltage, V5FILT. An additional high-quality 1.0- $\mu$ F ceramic capacitor is required from V5FILT to GND to filter switching noise from VREG5.

#### 8.3.5 Soft Start

The TPS53125 has a programmable soft-start. When the ENx pin becomes high, 2.0-µA current begins charging the capacitor connected from the SS pin to GND. The internal reference for the D-CAP2™ mode control comparator is overridden by the soft-start voltage until the soft-start voltage is greater than the internal reference for smooth control of the output voltage during start up.

#### 8.3.6 Pre-Bias Support

The TPS53125 supports pre-bias start-up without sinking current from the output capacitor. When enabled, the low-side driver is held off until the soft-start commands a voltage higher than the pre-bias level (internal soft-start becomes greater than feedback voltage (VFB)), then the TPS53125 slowly activates synchronous rectification by limiting the first DRVL pulses with a narrow on-time. This limited on-time is then incremented on a cycle-by-cycle basis until it coincides with the full 1-D off-time. This scheme prevents the initial sinking of current from the pre-bias output, and ensure that the output voltage (VOUT) starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased start-up to normal mode operation.

## 8.3.7 Output Discharge Control

TPS53125 discharges the outputs when ENx is low, or the controller is turned off by the protection functions (OVP, UVP, UVLO, and thermal shutdown). The device discharges output using an internal  $40-\Omega$  MOSFET which is connected to VOx and PGNDx. The external low-side MOSFET is not turned on during the output discharge operation to avoid the possibility of causing negative voltage at the output. This discharge ensures that on start the regulated voltage always initializes from 0 V.

#### 8.3.8 Over Current Limit

TPS53125 has cycle-by-cycle over current limit feature. The over current limits the inductor valley current by monitoring the voltage drop across the low-side MOSFET  $R_{DS(ON)}$  during the low-side driver on-time. If the inductor current is larger than the over current limit (OCL), the TPS53125 delays the start of the next switching cycle until the sensed inductor current falls below the OCL current. MOSFET  $R_{DS(ON)}$  current sensing is used to provide an accuracy and cost effective solution without external devices. To program the OCL, the TRIP pin should be connected to GND through a trip voltage setting resistor, according to the following equations.

$$V_{TRIP} = \left(I_{OCL} - \frac{\left(V_{IN} - V_{O}\right)}{2 \times L1 \times f_{SW}} \times \frac{V_{O}}{V_{IN}}\right) \times R_{DS(ON)}$$
(1)

$$R_{TRIP}(k\Omega) = \frac{V_{TRIP}(mV)}{I_{TRIP}(\mu A)}$$
(2)



## **Feature Description (continued)**

The trip voltage should be between 30 mV to 300 mV over all operational temperature, including the 4000-ppm/°C temperature slope compensation for the temperature dependency of the R<sub>DS(ON)</sub>.

If the load current exceeds the over current limit, the voltage will begin to drop. If the over current conditions continues the output voltage will fall below the under voltage protection threshold and the TPS53125 will shut down.

In an over current condition, the current to the load exceeds the current to the output capacitor; thus the output voltage tends to fall off. Eventually, it will end up with crossing the under voltage protection threshold and shutdown.

#### 8.3.9 Over/Under Voltage Protection

TPS53125 monitors a resistor divided feedback voltage to detect over and under voltage. If the feedback voltage is higher than 115% of the reference voltage, the OVP comparator output goes high and the circuit latches the high-side MOSFET driver OFF and the low-side MOSFET driver ON.

When the feedback voltage is lower than 70% of the reference voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 30  $\mu$ s, TPS53125 latches OFF both top and bottom MOSFET drivers. This function is enabled approximately 1.7 x T<sub>SS</sub> after power-on. The OVP and UVP latch off is reset when EN goes low level.

#### 8.3.10 UVLO Protection

TPS53125 has V5FILT under voltage lock out protection (UVLO) that monitors the voltage of V5FILT pin.

When the V5FILT voltage is lower than UVLO threshold voltage, the device is shut off. All output drivers are OFF and output discharge is ON. The UVLO is non-latch protection.

#### 8.3.11 Thermal Shutdown

The TPS53125 includes an over temperature protection shut-down feature. If the TPS53125 die temperature exceeds the OTP threshold (typically 150°C), both the high-side and low-side drivers are shut off, the output voltage discharge function is enabled and then the device is shut off until the die temperature drops. Thermal shutdown is a non-latch protection.

#### 8.4 Device Functional Modes

The TPS53125 has two operating modes. The TPS53125 is in shut down mode when the EN1 and EN2 pins are low. When the EN1 and EN2 pins is pulled high, the TPS53125 enters the normal operating mode.



## 9 Application and Implementation

#### 9.1 Application Information

#### 9.2 Typical Application

The TPS53125 is a Dual D-CAP2™ Mode Control Step-Down Controller in a realistic cost-sensitive application. Providing both a low core-type 1.05 V and I/O type 1.8 V output from a loosely regulated 12 V source. Idea applications are: Digital TV Power Supply, Networking Home Pin, Digital Set-Top Box (STB), DVD Player/Recorder, and Gaming Consoles.



Figure 6. TPS53125 Typical Application Circuit (QFN)

#### 9.2.1 Design Requirements (QFN)

**Table 1. Design Parameters** 

| PARAMETERS     | EXAMPLE VALUES            |
|----------------|---------------------------|
| Input voltage  | 12 V                      |
| Output voltage | VO1 = 1.8 V, VO2 = 1.05 V |

#### 9.2.2 Detailed Design Procedure (QFN)

#### 9.2.2.1 Choose Inductor

The inductance value is selected to provide approximately 30% peak to peak ripple current at maximum load. Larger ripple current increases output ripple voltage, improve S/N ratio and contribute to stable operation.

Equation 3 can be used to calculate L1.

$$L1 = \frac{\left(V_{\text{IN}(\text{MAX})} - V_{\text{O}}1\right)}{I_{\text{L1}(\text{RIPPLE})} \times f_{\text{SW}}} \times \frac{V_{\text{O}}1}{V_{\text{IN}(\text{MAX})}} = \frac{\left(V_{\text{IN}(\text{MAX})} - V_{\text{O}}1\right)}{0.3 \times I_{\text{O}}1 \times f_{\text{SW}}} \times \frac{V_{\text{O}}1}{V_{\text{IN}(\text{MAX})}}$$
(3)

The inductors current ratings needs to support both the RMS (thermal) current and the Peak (saturation) current. The RMS and peak inductor current can be estimated as follows.



$$I_{L1(RIPPLE)} = \frac{\left(V_{IN(MAX)} - V_{O}1\right)}{L1 \times f_{SW}} \times \frac{V_{O}1}{V_{IN(MAX)}}$$
(4)

$$I_{L1(PEAK)} = \frac{V_{TRIP}}{R_{DS(ON)}} + I_{L1(RIPPLE)}$$
(5)

$$I_{L1(RMS)} = \sqrt{I_O 1^2 + \frac{1}{12} \left(I_{L1(RIPPLE)}\right)^2}$$
 (6)

Note: The calculation above shall serve as a general reference. To further improve transient response, the output inductance could be reduced further. This needs to be considered along with the selection of the output capacitor.

#### 9.2.2.2 Choose Output Capacitor

The capacitor value and ESR determines the amount of output voltage ripple and load transient response. it is recommended to use a ceramic output capacitor.

$$C1 = \frac{I_{L1(RIPPLE)}}{8 \times V_{O} I_{(RIPPLE)}} \times \frac{1}{f_{SW}}$$
(7)

$$C1 = \frac{\Delta I_{load}^2 \times L1}{2 \times V_O 1 \times \Delta V_{OS}}$$
(8)

$$C1 = \frac{\Delta I_{load}^2 \times L1}{2 \times K \times \Delta V_{US}}$$
(9)

Where

$$K = \left(V_{IN} - V_O 1\right) \times \frac{T_{on} 1}{T_{on} 1 + T_{min(off)}}$$
(10)

Select the capacitance value greater than the largest value calculated from Equation 7, Equation 8 and Equation 9. The capacitance for C1 should be greater than 66 µF.

Where

 $\Delta V_{OS}$  = The allowable amount of overshoot voltage in load transition

 $\Delta V_{US}$  = The allowable amount of undershoot voltage in load transition

 $T_{min(off)} = Minimum off time$ 

#### 9.2.2.3 Choose Input Capacitor

The TPS53125 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A minimum 10-µF high-quality ceramic capacitor is recommended for the input capacitor. The capacitor voltage rating needs to be greater than the maximum input voltage.

#### 9.2.2.4 Choose Bootstrap Capacitor

The TPS53125 requires a bootstrap capacitor from SW to VBST to provide the floating supply for the high-side drivers. A minimum 0.1-µF high-quality ceramic capacitor is recommended. The voltage rating should be greater than 10 V.

#### 9.2.2.5 Choose VREG5 and V5FILT Capacitor

The TPS53125 requires both the VREG5 regulator and V5FILT input are bypassed. A minimum  $4.7-\mu F$  high-quality ceramic capacitor must be connected between the VREG5 and GND for proper operation. A minimum 1- $\mu F$  high-quality ceramic capacitor must be connected between the V5FILT and GND for proper operation. Both of these capacitors' voltage ratings should be greater than 10 V.



#### 9.2.2.6 Choose Output Voltage Set Point Resistors

The output voltage is set with a resistor divider from the output voltage node to the VFBx pin. It is recommended to use 1% tolerance or better resisters. Select R2 between 10 k $\Omega$  and 100 k $\Omega$  and use Equation 11 or Equation 12 to calculate R1.

$$V_{\text{swinj}} = \left(V_{\text{IN}} - V_{\text{O}}1 \times 0.5875\right) \times \left(\frac{1}{f_{\text{SW}}}\right) \times \left(\frac{V_{\text{O}}1}{V_{\text{IN}}}\right) \times 4975$$
(11)

$$R1 = \left(\frac{V_O 1}{V_{FB} + \frac{V_{FB(RIPPLE)} + V_{swinj}}{2}} - 1\right) \times R2$$
(12)

Where

 $V_{FB(RIPPLE)}$  = Ripple voltage at VFB

V<sub>swini</sub> = Ripple voltage at error comparator

#### 9.2.2.7 Choose Over Current Set Point Resistor

$$V_{TRIP} = \left(I_{OCL} - \frac{\left(V_{IN} - V_{O}\right)}{2 \times L1 \times f_{SW}} \times \frac{V_{O}}{V_{IN}}\right) \times R_{DS(ON)}$$
(13)

$$V_{TRIP} = \left(I_{OCL} - \frac{\left(V_{IN} - V_{O}\right)}{2 \times L1 \times f_{SW}} \times \frac{V_{O}}{V_{IN}}\right) \times R_{DS(ON)}$$
(14)

Where

 $R_{DS(ON)}$  = Low side FET on-resistance

 $I_{TRIP(min)} = TRIP pin source current (8.5 \mu A)$ 

V<sub>OCLOff</sub> = Minimum over current limit offset voltage (-20 mV)

I<sub>OCL</sub> = Over current limit

#### 9.2.2.8 Choose Soft Start Capacitor

Soft start time equation is as follows.

$$C_{SS} = \frac{T_{SS} \times I_{SSC}}{V_{FB}}$$
 (15)



## 9.2.3 Application Curves (QFN)

















## 9.3 Typical Application Circuit, TSSOP

The TPS53125 is a Dual D-CAP2<sup>™</sup> Mode Control Step-Down Controller in a realistic cost-sensitive application. Providing both a low core-type 1.05 V and I/O type 1.8V output from a loosely regulated 12 V source.



Figure 23. TSSOP

#### 9.3.1 Design Requirements

For the Design Requirements, refer to Design Requirements (QFN).

## 9.3.2 Detailed Design Procedure

For the Detailed Design Procedure, refer to Detailed Design Procedure (QFN).

#### 9.3.3 Application Curves

For Application Curves, refer to Application Curves (QFN).



## 10 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range between 4.5 V and 24 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS53125 device additional 0.1  $\mu$ F ceramic capacitance may be required in addition to the ceramic bypass capacitors, 10  $\mu$ F.



## 11 Layout

#### 11.1 Layout Suggestions

- Keep the input switching current loop as small as possible. (VIN ≥ C3 ≥ PNGD ≥ Sync FET ≥ SW ≥ Control FET)
- Place the input capacitor (C3) close to the top switching FET. The output current loop should also be kept as small as possible.
- Keep the SW node as physically small and short as possible as to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections should be brought from the output to the feedback terminal (FBx) of the device.
- · Keep analog and non-switching components away from switching components.
- Make a single point connection from the signal ground to power ground.(1)
- · Do not allow switching current to flow under the device.
- DRVH and DRVL line should not run close to SW node or minimize it. (2)
- GND terminals for capacitors of SSx and V5FILT and resistors of feedback and TRIPx should be connected to SGND. (3)
- GND terminals for capacitors of VREG5 and VIN should be connected to PGND. (4)
- Signal lines should not run under/near Output Inductor or minimize it. (5)



## 11.2 Layout Example



Figure 24.



## 12 Device and Documentation Support

#### 12.1 Trademarks

D-CAP2 is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS53125PW       | ACTIVE     | TSSOP        | PW                 | 24   | 60             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | TPS53125                | Samples |
| TPS53125PWR      | ACTIVE     | TSSOP        | PW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | TPS53125                | Samples |
| TPS53125RGER     | ACTIVE     | VQFN         | RGE                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>53125            | Samples |
| TPS53125RGET     | ACTIVE     | VQFN         | RGE                | 24   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>53125            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS53125PWR  | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS53125RGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS53125RGET | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53125PWR  | TSSOP        | PW              | 24   | 2000 | 356.0       | 356.0      | 35.0        |
| TPS53125RGER | VQFN         | RGE             | 24   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS53125RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS53125PW | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated