

# **TPS62000-HT**

www.ti.com

SLVS917A-MARCH 2009-REVISED JUNE 2009

# HIGH-EFFICIENCY STEP-DOWN LOW POWER DC-DC CONVERTER

#### FEATURES

- High-Efficiency Synchronous Step-Down Converter With Greater Than 95% Efficiency
- 2 V to 5.5 V Operating Input Voltage Range
- Adjustable Output Voltage Range From 0.8 V to V<sub>1</sub>
- Synchronizable to External Clock Signal up to 1 MHz
- Up to 300 mA Output Current
- Pin-Programmable Current Limit
- High Efficiency Over a Wide Load Current Range in Power Save Mode
- 100% Maximum Duty Cycle for Lowest
  Dropout
- Low-Noise Operation Antiringing Switch and PFM/PWM Operation Mode
- Internal Softstart
- 50-µA Quiescent Current (TYP)
- Evaluation Module Available for Commercial Temperature Range

## **APPLICATIONS**

- Down-Hole Drilling
- High Temperature Environments

#### SUPPORTS EXTREME TEMPERATURE APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Extreme (-55°C/210°C) Temperature Range<sup>(1)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
- Texas Instruments high temperature products utilize highly optimized silicon (die) solutions with design and process enhancements to maximize performance over extended temperatures.
- (1) Custom temperature ranges available

## DESCRIPTION

The TPS62000 device is a low-noise synchronous step-down dc-dc converter that is ideally suited for systems powered from a 1-cell Li-ion battery or from a 2- to 3-cell NiCd, NiMH, or alkaline battery. The TPS62000 operates typically down to an input voltage of 1.8 V, with a specified minimum input voltage of 2 V.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







Figure 2. Typical Application Circuit for Fixed Output Voltage Option

## **DESCRIPTION (CONTINUED)**

The TPS62000 is a synchronous current-mode PWM converter with integrated N- and P-channel power MOSFET switches. Synchronous rectification is used to increase efficiency and to reduce external component count. To achieve the highest efficiency over a wide load current range, the converter enters a power-saving pulse-frequency modulation (PFM) mode at light load currents. Operating frequency is typically 750 kHz, allowing the use of small inductor and capacitor values. The device can be synchronized to an external clock signal in the range of 500 kHz to 1 MHz. For low-noise operation, the converter can be operated in the PWM mode and the internal antiringing switch reduces noise and EMI. In the shutdown mode, the current consumption is reduced to less than 1  $\mu$ A. The TPS62000-HT is available in the 10-pin (HKK). The dvice operates a free-air temperature range of  $-55\text{Å}^{\circ}\text{C}$  to  $210\text{\AA}^{\circ}\text{C}$ .



#### **AVAILABLE OPTIONS**<sup>(1)</sup>

| T <sub>A</sub> | VOLTAGE OPTIONS | PACKAGE <sup>(2)</sup> | ORDERING PART NUMBER |
|----------------|-----------------|------------------------|----------------------|
| 55°C to 210°C  | Adjustable      | KGD                    | TPS62000SKGD1        |
| –55°C to 210°C | Adjustable      | НКК                    | TPS62000SHKK         |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



SLVS917A-MARCH 2009-REVISED JUNE 2009

## FUNCTIONAL BLOCK DIAGRAM



- A. The adjustable output voltage version does not use the internal feedback resistor divider. The FB pin is directly connected to the error amplifier.
- B. Do not connect the FC pin to an external power source

#### **PIN FUNCTIONS**

| PIN             | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|-----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME            | 10  | DESCRIPTION                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| EN              | I   | Enable. A logic high enables the converter, logic low forces the device into shutdown mode reducing the supply current to less than 1 $\mu$ A.                                                                                                                                                       |  |  |  |  |  |
| FB              | I   | An external resistive divider is connected to FB. The internal voltage divider is disabled.                                                                                                                                                                                                          |  |  |  |  |  |
| FC              |     | Supply bypass pin. A 0.1 $\mu$ F coupling capacitor should be connected as close as possible to this pin for good high frequency input voltage supply filtering.                                                                                                                                     |  |  |  |  |  |
| GND             |     | Ground.                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| L               | I/O | Connect the inductor to this pin. L is the switch pin connected to the drain of the internal power MOSFETS.                                                                                                                                                                                          |  |  |  |  |  |
| PGND            |     | Power ground. Connect all power grounds to PGND.                                                                                                                                                                                                                                                     |  |  |  |  |  |
| SYNC            | I   | Input for synchronization to external clock signal. Synchronizes the converter switching frequency to an external clock signal with CMOS level:<br>SYNC = HIGH: Low-noise mode enabled, fixed frequency PWM operation is forced.<br>SYNC = LOW (GND): Power save mode enabled, PFM/PWM mode enabled. |  |  |  |  |  |
| V <sub>IN</sub> | Ι   | Supply voltage input.                                                                                                                                                                                                                                                                                |  |  |  |  |  |

#### SLVS917A-MARCH 2009-REVISED JUNE 2009

# BARE DIE INFORMATION

| DIE THICKNESS | BACKSIDE FINISH        | BACKSIDE<br>POTENTIAL | BOND PAD<br>METALLIZATION COMPOSITION |
|---------------|------------------------|-----------------------|---------------------------------------|
| 15 mils.      | Silicon with backgrind | GND                   | Al-Si-Cu (0.5%)                       |

Origin



#### Bond Pad Coordinates in Microns - Rev A

| DESCRIPTION | PAD NUMBER | а       | b       | с       | d       |
|-------------|------------|---------|---------|---------|---------|
| FB          | 1          | 142.15  | 92.40   | 227.15  | 177.40  |
| Do not use  | 2          | 142.15  | 194.40  | 227.15  | 279.40  |
| Do not use  | 3          | 907.35  | 104.05  | 983.35  | 180.05  |
| Do not use  | 4          | 1001.35 | 104.05  | 1077.35 | 180.05  |
| Do not use  | 5          | 1095.35 | 104.05  | 1171.35 | 180.05  |
| Do not use  | 6          | 1189.35 | 104.05  | 1265.35 | 180.05  |
| Do not use  | 7          | 1296.85 | 90.60   | 1381.85 | 175.60  |
| SYNC        | 8          | 1296.85 | 192.60  | 1381.85 | 277.60  |
| EN          | 9          | 1296.85 | 835.10  | 1381.85 | 920.10  |
| L           | 10         | 1128.20 | 1194.55 | 1213.20 | 1279.55 |
| L           | 11         | 1128.20 | 1296.55 | 1213.20 | 1381.55 |
| Do not use  | 12         | 1350.50 | 1806.50 | 1435.50 | 1891.50 |
| PGND        | 13         | 1350.50 | 1908.50 | 1435.50 | 1993.50 |
| PGND        | 14         | 1350.50 | 2010.50 | 1435.50 | 2095.50 |
| Vin         | 15         | 92.40   | 1956.85 | 177.40  | 2041.85 |
| Vin         | 16         | 92.40   | 1854.85 | 177.40  | 1939.85 |
| Do not use  | 17         | 92.40   | 1687.70 | 177.40  | 1772.70 |
| FC          | 18         | 92.40   | 1529.00 | 177.40  | 1614.00 |
| GND         | 19         | 90.60   | 1295.70 | 175.60  | 1380.70 |





Product Folder Link(s): TPS62000-HT



## DETAILED DESCRIPTION

### Operation

The TPS62000 is a step down converter operating in a current mode PFM/PWM scheme with a typical switching frequency of 750 kHz.

At moderate to heavy loads, the converter operates in the pulse width modulation (PWM) and at light loads the converter enters a power save mode (pulse frequency modulation) to keep the efficiency high.

In the PWM mode operation, the part operates at a fixed frequency of 750 kHz. At the beginning of each clock cycle, the high side P-channel MOSFET is turned on. The current in the inductor ramps up and is sensed via an internal circuit. The high side switch is turned off when the sensed current causes the PFM/PWM comparator to trip when the output voltage is in regulation or when the inductor current reaches the current limit (set by ILIM). After a minimum dead time preventing shoot through current, the low side N-channel MOSFET is turned on and the current ramps down again. As the clock cycle is completed, the low side switch is turned off and the next clock cycle starts.

In discontinuous conduction mode (DCM), the inductor current ramps to zero before the end of each clock cycle. In order to increase the efficiency the load comparator turns off the low side MOSFET before the inductor current becomes negative. This prevents reverse current flowing from the output capacitor through the inductor and low side MOSFET to ground that would cause additional losses.

As the load current decreases and the peak inductor current does not reach the power save mode threshold of typically 120 mA for more than 15 clock cycles, the converter enters a pulse frequency modulation (PFM) mode.

In the PFM mode, the converter operates with:

- Variable frequency
- Constant peak current that reduces switching losses
- Quiescent current at a minimum

Thus maintaining the highest efficiency at light load currents. In this mode, the output voltage is monitored with the error amplifier. As soon as the output voltage falls below the nominal value, the high side switch is turned on and the inductor current ramps up. When the inductor current reaches the peak current of typical: 150 mA + 50 mA/V  $\times$  (V<sub>1</sub> – V<sub>0</sub>), the high side switch turns off and the low side switch turns on. As the inductor current ramps down, the low side switch is turned off before the inductor current becomes negative which completes the cycle. When the output voltage falls below the nominal voltage again, the next cycle is started.

The converter enters the PWM mode again as soon as the output voltage can not be maintained with the typical peak inductor current in the PFM mode.

The control loop is internally compensated reducing the amount of external components.

The switch current is internally sensed and the maximum current limit can be set to typical 600 mA by connecting ILIM to ground; or, to typically 1.2 A by connecting ILIM to  $V_{IN}$ .

#### **100% Duty Cycle Operation**

As the input voltage approaches the output voltage and the duty cycle exceeds typical 95%, the converter turns the P-channel high side switch continuously on. In this mode, the output voltage is equal to the input voltage minus the voltage drop across the P-channel MOSFET.

#### Synchronization, Power Save Mode and Forced PWM Mode

If no clock signal is applied, the converter operates with a typical switching frequency of 750 kHz. It is possible to synchronize the converter to an external clock within a frequency range from 500 kHz to 1000 kHz. The device automatically detects the rising edge of the first clock and is synchronizes immediately to the external clock. If the clock signal is stopped, the converter automatically switches back to the internal clock and continues operation without interruption. The switch over is initiated if no rising edge on the SYNC pin is detected for a duration of four clock cycles. Therefore, the maximum delay time can be 8  $\mu$ s in case the internal clock has a minimum frequency of 500 kHz.

In case the device is synchronized to an external clock, the power save mode is disabled and the device stays in forced PWM mode.



Connecting the SYNC pin to the GND pin enables the power save mode. The converter operates in the PWM mode at moderate to heavy loads and in the PFM mode during light loads maintaining high efficiency over a wide load current range.

Connecting the SYNC pin to the  $V_{IN}$  pin forces the converter to operate permanently in the PWM mode even at light or no load currents. The advantage is the converter operates with a fixed switching frequency that allows simple filtering of the switching frequency for noise sensitive applications. In this mode, the efficiency is lower compared to the power save mode during light loads (see Figure 1).

It is possible to switch from forced PWM mode to the power save mode during operation.

The flexible configuration of the SYNC pin during operation of the device allows efficient power management by adjusting the operation of the TPS62000 to the specific system requirements.

#### Low Noise Antiringing Switch

An *antiringing* switch is implemented in order to reduce the EMI radiated from the converter during discontinuous conduction mode (DCM). In DCM, the inductor current ramps to zero before the end of each switching period. The internal load comparator turns off the low side switch at that instant thus preventing the current flowing backward through the inductance which increases the efficiency. An antiringing switch across the inductor prevents parasitic oscillation caused by the residual energy stored in the inductance (see Figure 12).

#### NOTE:

The *antiringing* switch is only activated in the fixed output voltage versions. It is not enabled for the adjustable output voltage version TPS62000.

#### Soft Start

As the enable pin (EN) goes high, the soft-start function generates an internal voltage ramp. This causes the start-up current to slowly rise preventing output voltage overshoot and high inrush currents. The soft-start duration is typical 1 ms (see Figure 13). When the soft-start function is completed, the error amplifier is connected directly to the internal voltage reference.

#### Enable

Logic low on EN forces the TPS62000 into shutdown. In shutdown, the power switch, drivers, voltage reference, oscillator, and all other functions are turned off. The supply current is reduced to less than 1  $\mu$ A in the shutdown mode.

#### **Undervoltage Lockout**

An undervoltage lockout circuit provides the save operation of the device. It prevents the converter from turning on when the voltage on  $V_{IN}$  is less than typically 1.6 V.

#### No Load Operation

In case the converter operates in the forced PWM mode and there is no load connected to the output, the converter will regulate the output voltage by allowing the inductor current to reverse for a short period of time.

SLVS917A-MARCH 2009-REVISED JUNE 2009

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                  | VALUE                         | UNIT |
|--------------------------------------------------|-------------------------------|------|
| Supply voltages on pin VIN and FC <sup>(2)</sup> | –0.3 to 6                     | V    |
| Voltages on pins EN, SYNC, FB, L <sup>(2)</sup>  | –0.3 to V <sub>IN</sub> + 0.3 | V    |
| Peak switch current                              | 1.6                           | А    |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                |                                                                                               | T <sub>A</sub> = -55°C to 125°C |     |     | T <sub>A</sub> = 210°C <sup>(1)</sup> |     |     | UNIT |
|----------------|-----------------------------------------------------------------------------------------------|---------------------------------|-----|-----|---------------------------------------|-----|-----|------|
|                |                                                                                               | MIN                             | TYP | MAX | MIN                                   | TYP | MAX | UNIT |
| VI             | Supply voltage                                                                                | 2                               |     | 5.5 | 2                                     |     | 5.5 | V    |
| $V_{O}$        | Output voltage range for adjustable output voltage version                                    | 0.8                             |     | VI  | 0.8                                   |     | VI  | V    |
| I <sub>O</sub> | Output current for 3-cell operation (V <sub>I</sub> $\ge$ 2.5 V; L = 10 $\mu$ H, f = 750 kHz) |                                 |     | 300 |                                       |     | 300 | mA   |
| I <sub>O</sub> | Output current for 2-cell operation (V <sub>I</sub> $\ge$ 2 V; L = 10 $\mu$ H, f = 750 kHz)   |                                 |     | 200 |                                       |     | 200 | mA   |
| L              | Inductor <sup>(2)</sup> (see Note 2)                                                          |                                 | 10  |     |                                       | 10  |     | μН   |
| CI             | Input capacitor <sup>(2)</sup>                                                                | 10                              |     |     | 10                                    |     |     | μF   |
| Co             | Output capacitor <sup>(2)</sup> ( $V_O \ge 1.8 V$ )                                           | 10                              |     |     | 10                                    |     |     | μF   |
| Co             | Output capacitor <sup>(2)</sup> $V_O < 1.8 V$ )                                               | 47                              |     |     | 47                                    |     |     | μF   |
| T <sub>A</sub> | Operating ambient temperature                                                                 | -55                             |     | 210 | -55                                   |     | 210 | °C   |

(1) Minimum and maximum parameters are characterized for operation at  $T_A = 210^{\circ}$ C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

(2) Refer to application section for further information.



www.ti.com

## **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless oherwise noted), V<sub>1</sub> = 3.6 V, V<sub>0</sub> = 2.5 V, I<sub>0</sub> = 300 mA (T<sub>A</sub> = -55°C to 125°C), I<sub>0</sub> = 50 mA (T<sub>A</sub> = 210°C), EN = V<sub>IN</sub>

|                     | DADAMETED                           | TEST                                                     | T <sub>A</sub> = -5 | 5°C to 12 | 5°C to 125°C $T_A = 210°C^{(1)}$ |     | )                  | UNIT |       |  |
|---------------------|-------------------------------------|----------------------------------------------------------|---------------------|-----------|----------------------------------|-----|--------------------|------|-------|--|
| PARAMETER           |                                     | CONDITIONS                                               | MIN                 | TYP       | MAX                              | MIN | TYP                | MAX  | UNIT  |  |
| SUPPL               | Y CURRENT                           |                                                          |                     |           |                                  |     |                    |      |       |  |
| VI                  | Input voltage range                 | $I_{O} = 0 \text{ mA to } 300 \text{ mA}$                | 2.5                 |           | 5.5                              | 2.5 |                    | 5.5  | V     |  |
| ٧I                  | input voltage range                 | $I_{O} = 0 \text{ mA to } 200 \text{ mA}$                | 2                   |           | 5.5                              | 2   |                    | 5.5  | v     |  |
| I <sub>(Q)</sub>    | Operating quiescent<br>current      | I <sub>O</sub> = 0 mA, SYNC = GND<br>(PFM-mode enabled)  |                     | 50        | 75                               |     | 1400               | 4000 | μΑ    |  |
| I <sub>(SD)</sub>   | Shutdown current                    | EN = GND                                                 |                     | 0.1       | 1                                |     | 90                 | 200  | μΑ    |  |
| ENABL               | E                                   |                                                          |                     |           |                                  |     |                    |      |       |  |
| VIH                 | EN high-level input voltage         |                                                          | 1.5                 |           |                                  | 1.5 |                    |      | V     |  |
| V <sub>IL</sub>     | EN low level input voltage          |                                                          |                     |           | 0.4                              |     |                    | 0.4  | V     |  |
| l <sub>lkg</sub>    | EN input leakage current            | $EN = GND \text{ or } V_{IN}$                            |                     | 0.1       | 1.1                              |     | 0.1                | 1.1  | μΑ    |  |
| V <sub>(UVLO)</sub> | Undervoltage lockout<br>threshold   |                                                          | 1.2                 | 1.6       | 2                                | 1.2 | 1.6                | 2    | V     |  |
| POWER               | R SWITCH AND CURRENT LI             | MIT                                                      |                     |           |                                  |     |                    |      |       |  |
|                     | P-channel MOSFET                    | $V_{I} = V_{GS} = 3.6 \text{ V}, I = 200 \text{ mA}$     |                     | 580       |                                  |     | 670 <sup>(2)</sup> |      |       |  |
|                     | n) N-channel MOSFET                 | V <sub>I</sub> = V <sub>GS</sub> = 2 V, I = 200 mA       |                     | 790       |                                  |     | 850 <sup>(2)</sup> |      | mΩ    |  |
| r <sub>DS(on)</sub> |                                     | $V_{I} = V_{GS} = 3.6 \text{ V}, I_{O} = 200 \text{ mA}$ |                     | 580       |                                  |     | 670 <sup>(2)</sup> |      | mΩ    |  |
|                     | on-resistance                       | $V_{I} = V_{GS} = 2 V, I_{O} = 200 mA$                   |                     | 790       |                                  |     | 800 <sup>(2)</sup> |      | 11122 |  |
| OSCILL              | ATOR                                |                                                          |                     |           |                                  |     |                    |      |       |  |
| f <sub>s</sub>      | Oscillator frequency                |                                                          | 500                 | 750       | 1000                             | 200 | 320                | 600  | kHz   |  |
| f <sub>(SYNC)</sub> | Synchronization range               | CMOS-logic clock signal<br>on SYNC pin                   | 500                 |           | 1000                             | 500 |                    | 1000 | kHz   |  |
| V <sub>IH</sub>     | SYNC high level input voltage       |                                                          | 1.3                 |           |                                  | 1.3 |                    |      | V     |  |
| V <sub>IL</sub>     | SYNC low level input voltage        |                                                          |                     |           | 0.4                              |     |                    | 0.4  | V     |  |
| l <sub>lkg</sub>    | SYNC input leakage<br>current       | SYNC = GND or V <sub>IN</sub>                            |                     | 0.1       | 1.1                              |     | 0.1                | 1.1  | μΑ    |  |
|                     | Duty cycle of external clock signal |                                                          | 20%                 |           | 60%                              | 20% |                    | 60%  |       |  |

(1) Minimum and maximum parameters are characterized for operation at  $T_A = 210^{\circ}$ C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

(2) Measured at 50 mA.



SLVS917A-MARCH 2009-REVISED JUNE 2009

## **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted), V<sub>I</sub> = 3.6 V, V<sub>O</sub> = 2.5 V, I<sub>O</sub> = 300 mA (T<sub>A</sub> = -55°C to 125°C), I<sub>O</sub> = 50 mA (T<sub>A</sub> = 210°C), EN = V<sub>IN</sub>, ILIM = V<sub>IN</sub>

|                  | PARAMETER                                                     |            |                                                                                      | T <sub>A</sub> = -5 | 5°C to 12 | 5°C | T <sub>A</sub> = | 210°C <sup>(1)</sup> |     | UNIT |  |  |
|------------------|---------------------------------------------------------------|------------|--------------------------------------------------------------------------------------|---------------------|-----------|-----|------------------|----------------------|-----|------|--|--|
|                  | PARAME                                                        | IER        | TEST CONDITIONS                                                                      | MIN                 | TYP       | MAX | MIN              | TYP                  | MAX | UNIT |  |  |
| Vo               | Adjustable<br>output voltage<br>range                         | TPS62000   |                                                                                      | 0.8                 |           | 5.5 | 0.8              |                      | 5.5 | V    |  |  |
| V <sub>ref</sub> | Reference<br>voltage                                          | TPS62000   |                                                                                      |                     | 0.45      |     |                  | 0.38                 |     | V    |  |  |
| V                | Fixed output<br>voltage <sup>(2)</sup> TPS62000<br>adjustable | TPS62000   | $V_{I} = 2.5 \text{ V to } 5.5 \text{ V}; 0 \text{ mA} \le I_{O} \le 100 \text{ mA}$ | -5.5                |           | 5   |                  |                      |     | %V   |  |  |
| Vo               |                                                               | adjustable | 10 mA < I <sub>O</sub> ≤ 300 mA                                                      | -5.5                |           | 5   |                  | 15 <sup>(3)</sup>    |     | %V   |  |  |
|                  | Line regulation                                               |            | $V_{I} = V_{O} + 0.5 V$ (min. 2 V) to 5.5 V, $I_{O} = 10 \text{ mA}$                 |                     | 0.05      |     |                  | 13 <sup>(4)</sup>    |     | %/V  |  |  |
|                  | Load regulation                                               |            | $V_{I} = 5.5 \text{ V}; I_{O} = 10 \text{ mA to } 300 \text{ mA}$                    |                     | 0.6%      |     |                  | 23% <sup>(4)</sup>   |     |      |  |  |
|                  | <b>E</b> #                                                    |            | V <sub>I</sub> = 5 V; V <sub>O</sub> = 3.3 V; I <sub>O</sub> = 300 mA                |                     |           |     |                  |                      |     |      |  |  |
| η                | Efficiency                                                    |            | VI = 3.6 V; V <sub>O</sub> = 2.5 V; I <sub>O</sub> = 200 mA                          |                     | 85%       |     | 85%              |                      |     | 73%  |  |  |
|                  | Start-up time                                                 |            | $I_{O} = 0$ mA, time from active EN to $V_{O}$                                       | 0.4                 |           | 2   |                  | 0.75                 |     | ms   |  |  |

(1) Minimum and maximum parameters are characterized for operation at  $T_A = 210^{\circ}C$  but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

(2) The output voltage accuracy includes line and load regulation over the full temperature range,  $T_A = -55^{\circ}C$  to  $125^{\circ}C$ .

(3)  $V_{IN} = 5.5 V$ 

(4)  $V_{IN} = 3.3$  V to 5.5 V,  $I_O = 100$  mA to 300 mA



SLVS917A-MARCH 2009-REVISED JUNE 2009

## TYPICAL CHARACTERISTICS

## **TABLE OF GRAPHS**

|                     |                             |                                    | FIGURE  |
|---------------------|-----------------------------|------------------------------------|---------|
| η                   | Efficiency                  | vs Load current                    | 3, 4, 5 |
| V <sub>(drop)</sub> | Dropout voltage             | vs Load current                    | 6       |
| lq                  | Operating quiescent current | vs Input voltage (power save mode) | 7       |
|                     |                             | vs Input voltage (forced PWM)      | 8       |
| f <sub>osc</sub>    | Oscillator frequency        | vs Free-air temperature            | 9       |
|                     | Load transient response     |                                    | 10      |
|                     | Line transient response     |                                    | 11      |
|                     | Power save mode operation   |                                    | 12      |
|                     | Start-up                    | vs Time                            | 13      |
| Vo                  | Output voltage              | vs Load current                    | 14      |



EFFICIENCY vs LOAD CURRENT 100 V<sub>O</sub> = 2.5 V 90 80 V<sub>I</sub> = 3.6 V Efficiency - % 70 V<sub>I</sub> = 5 V 60 50 40 0.1 1 10 100 1000 I<sub>O</sub> – Load Current – mA Figure 4.

TEXAS INSTRUMENTS

www.ti.com













**EXAS** 

Instruments

# TPS62000-HT

#### **APPLICATION INFORMATION**<sup>(1)</sup>

#### ADJUSTABLE OUTPUT VOLTAGE VERSION

When the adjustable output voltage version (TPS62000DGS) is used, the output voltage is set by the external resistor divider (see Figure 15).

The output voltage is calculated as:

$$V_{O} = 0.45 \text{ V} \times \left(1 + \frac{\text{R1}}{\text{R2}}\right)$$
(1)

With R1 + R2  $\leq$  1 M $\Omega$ 

R1 + R2 should not be greater than 1 MW because of stability reasons.

For stability reasons, a small bypass capacitor ( $C_{(ff)}$ ) is required in parallel to the upper feedback resistor, refer to Figure 15. The bypass capacitor value can be calculated as:

$$C_{(ff)} = \frac{1}{2\pi \times 30000 \times R1} \text{ for } C_o < 47 \mu F$$

$$C_{(ff)} = \frac{1}{2\pi \times 5000 \times R1} \text{ for } C_o \ge 47 \mu F$$
(2)
(3)

R1 is the upper resistor of the voltage divider. For  $C_{(ff)}$ , choose a value which comes closest to the computed result.



Figure 15. Typical Application Circuit for Adjustable Output Voltage Option

#### INDUCTOR SELECTION

A 10- $\mu$ H minimum output inductor is used with the TPS62000. Values larger than 22  $\mu$ H or smaller than 10  $\mu$ H may cause stability problems because of the internal compensation of the regulator.

For output voltages greater than 1.8 V, a 22- $\mu$ H inductance might be used in order to improve the efficiency of the converter.

After choosing the inductor value of typically 10  $\mu$ H, two additional inductor parameters should be considered: first the current rating of the inductor and second the dc resistance.

The dc resistance of the inductance influences directly the efficiency of the converter. Therefore, an inductor with lowest dc resistance should be selected for highest efficiency.

In order to avoid saturation of the inductor, the inductor should be rated at least for the maximum output current plus the inductor ripple current which is calculated as:

(1) Application information is provided for commercial temperature as a reference and not for high temperature.

$$\Delta I_{L} = V_{O} \times \frac{1 - \frac{V_{O}}{V_{I}}}{L \times f} \qquad I_{L(max)} = I_{O(max)} + \frac{\Delta I_{L}}{2}$$

Where:

f = Switching frequency (750 kHz typical) L = Inductor value  $\Delta I_L$  = Peak-to-peak inductor ripple current  $I_{L(max)}$  = Maximum inductor current

The highest inductor current occurs at maximum V<sub>I</sub>.

A more conservative approach is to select the inductor current rating just for the maximum switch current of the TPS62000 which is 1.6 A with ILIM =  $V_{IN}$  and 900 mA with ILIM = GND. See Table 1 for recommended inductors.

| OUTPUT CURRENT                                                                                                                                  | INDUCTOR VALUE | COMPONENT SUPPLIER                           | COMMENTS          |
|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------|-------------------|
| Coilcraft DO3316P-103           Coilcraft DT3316P-103           Coilcraft DT3316P-103           Sumida CDR63B-100           Sumida CDRH5D28-100 |                | Coilcraft DT3316P-103<br>Sumida CDR63B-100   | High efficiency   |
|                                                                                                                                                 |                | Coilcraft DO1608C-103<br>Sumida CDRH4D28-100 | Smallest solution |
| 0 mA to 300 mA                                                                                                                                  | 10             | Coilcraft DO1608C-103                        | High efficiency   |
| 0 IIIA 10 300 IIIA                                                                                                                              | 10 µH          | Murata LQH4C100K04                           | Smallest solution |

Table 1. Tested Inductors<sup>(1)</sup>

(1) Parts are valid for -40°C to 85°C.

## OUTPUT CAPACITOR SELECTION

For best performance, a low ESR output capacitor is needed. At output voltages greater than 1.8 V, ceramic output capacitors can be used to show the best performance. Output voltages below 1.8 V require a larger output capacitor and ESR value to improve the performance and stability of the converter.

| Table | 2. | Capacitor | Selection |
|-------|----|-----------|-----------|
|-------|----|-----------|-----------|

| OUTPUT VOLTAGE RANGE                                     | OUTPUT CAPACITOR       | OUTPUT CAPACITOR ESR |
|----------------------------------------------------------|------------------------|----------------------|
| $1.8 \text{ V} \le \text{V}_1 \le 5.5 \text{ V}$         | C <sub>o</sub> ≥ 10 μF | ESR ≤ 120 mΩ         |
| $0.8 \text{ V} \leq \text{V}_{\text{I}} < 1.8 \text{ V}$ | C <sub>o</sub> ≥ 47 μF | ESR > 50 mΩ          |

See Table 3 for recommended capacitors.

If an output capacitor is selected with an ESR value  $\leq$  120 m $\Omega$ , its RMS ripple current rating always meets the application requirements. Just for completeness, the RMS ripple current is calculated as:

$$I_{\text{RMS}(C_0)} = V_0 \times \frac{1 - \frac{V_0}{V_1}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$

The overall output ripple voltage is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charge and discharging the output capacitor:

$$\Delta V_{O} = V_{O} \times \frac{1 - \frac{V_{O}}{V_{I}}}{L \times f} \times \left(\frac{1}{8 \times C_{O} \times f} + ESR\right)$$

Where the highest output voltage ripple occurs at the highest input voltage  $V_{I}$ .

(4)

www.ti.com

(5)

(6)



|                 |        | •                         |          |  |  |
|-----------------|--------|---------------------------|----------|--|--|
| CAPACITOR VALUE | ESR/mΩ | COMPONENT SUPPLIER        | COMMENTS |  |  |
| 10 µF           | 50     | Taiyo Yuden JMK316BJ106KL | Ceramic  |  |  |
| 47 μF           | 100    | Sanyo 6TPA47M             | POSCAP   |  |  |
| 68 μF           | 100    | Spraque 594D686X0010C2T   | Tantalum |  |  |

Table 3. Tested Capacitors<sup>(1)</sup>

(1) Parts are valid for  $-40^{\circ}$ C to  $85^{\circ}$ C.

## INPUT CAPACITOR SELECTION

Because of the nature of the buck converter having a pulsating input current, a low ESR input capacitor is required for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes.

The input capacitor should have a minimum value of 10  $\mu$ F and can be increased without any limit for better input voltage filtering.

The input capacitor should be rated for the maximum input ripple current calculated as:

$$I_{\text{RMS}} = I_{O(\text{max})} \times \sqrt{\frac{V_O}{V_I} \times \left(1 - \frac{V_O}{V_I}\right)}$$

(7)

The worst case RMS ripple current occurs at D = 0.5 and is calculated as:  $\ensuremath{\mathsf{I}_{\mathsf{RMS}}}$  =

Ceramic capacitor show a good performance because of their low ESR value, and they are less sensitive against voltage transients compared to tantalum capacitors.

Place the input capacitor as close as possible to the input pin of the IC for best performance.

### LAYOUT CONSIDERATIONS

As for all switching power supplies, the layout is an important step in the design especially at high peak currents and switching frequencies. If the layout is not carefully done, the regulator might show stability problems as well as EMI problems.

Therefore, use wide and short traces for the main current paths as indicted in bold in Figure 16. The input capacitor should be placed as close as possible to the IC pins as well as the inductor and output capacitor. Place the bypass capacitor, C3, as close as possible to the FC pin. The analog ground, GND, and the power ground, PGND, need to be separated. Use a common ground node as shown in Figure 16 to minimize the effects of ground noise.







www.ti.com

## TYPICAL APPLICATION



(1) Use a small R-C filter to filter wrong reset signals during output voltage transitions.

(2) A large value is used for C(ff) to compensate for the parasitic capacitance introduced into the regulation loop by Q1.

Figure 17. Dynamic Output Voltage Programming As Used in Low Power DSP Applications



Figure 18. TPS62000SKGD1 Operating Life Derating Chart

Notes:

- 1. See data sheet for absolute maximum and minimum recommended operating conditions.
- 2. Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).

**FEXAS** 

**INSTRUMENTS** 



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS62000SHKK     | ACTIVE        | CFP          | НКК                | 10   | 25             | RoHS & Green    | AU                                   | N / A for Pkg Type   | -55 to 210   | TPS62000S<br>HKK        | Samples |
| TPS62000SKGD1    | ACTIVE        | XCEPT        | KGD                | 0    | 100            | RoHS & Green    | Call TI                              | N / A for Pkg Type   | -55 to 210   |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



OTHER QUALIFIED VERSIONS OF TPS62000-HT :

• Catalog : TPS62000

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

## TEXAS INSTRUMENTS

www.ti.com

4-Jun-2022

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS62000SHKK | НКК          | CFP          | 10   | 25  | 506.98 | 26.16  | 6220   | NA     |

HKK (R-CFP-F10)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).

  - B. This drawing is subject to change without notice.C. This drawing does not comply with Mil Std 1835. Do not use this package for compliant product.
  - D. The terminals will be gold plated.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated