

SCDS269C - MARCH 2009 - REVISED APRIL 2010

# 4-CHANNEL 8:16 MULTIPLEXER/DEMULTIPLEXER PCI EXPRESS SWITCH

Check for Samples: TS2PCIE412

### FEATURES

- Compatible With PCI Express (PCIe) Standard
- Wide Bandwidth of over 3 Gbps
- Low Crosstalk (X<sub>TALK</sub> = -32 dB Typ at 1.25 GHz)
- O<sub>IRR</sub> = -36.3 dB Typical at 1.25 GHz
- Low Bit-to-Bit Skew (t<sub>sk(O)</sub> = 0.06 ns Typical)
- V<sub>DD</sub> Operating Range: 1.5 V to 2 V
- Ioff Supports Partial Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

### APPLICATIONS

- PCIe Bus Multiplexing and Expansion
- Routing PCI Express Data and/or Display Port Signals
- **Notebook PCs**
- **Desktop PCs**
- Servers/Storage Area Networks

|                                                                                                                                                                                                                                                                                                         |               | (TOP VIEW)                                       |             |                                                                                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                         |               | V <sub>DD</sub><br>GND<br>V <sub>DD</sub><br>GND |             |                                                                                                                                                                      |
| $\begin{array}{c} \text{GND} \\ \text{A}_0 \\ \text{A}_1 \\ \text{GND} \\ \text{V}_{\text{DD}} \\ \text{A}_2 \\ \text{A}_3 \\ \text{V}_{\text{DD}} \\ \text{SEL} \\ \text{GND} \\ \text{A}_4 \\ \text{A}_5 \\ \text{V}_{\text{DD}} \\ \text{GND} \\ \text{GND} \\ \text{A}_6 \\ \text{A}_7 \end{array}$ |               | Exposed<br>Center Pad<br>(GND)                   |             | $0^{B_1}$<br>$1^{B_1}$<br>$2^{B_1}$<br>$0^{B_2}$<br>$1^{B_2}$<br>$2^{B_2}$<br>$3^{B_2}$<br>$V_{DD}$<br>$4^{B_1}$<br>$5^{B_1}$<br>$4^{B_2}$<br>$5^{B_2}$<br>$6^{B_2}$ |
| GND                                                                                                                                                                                                                                                                                                     | [1 <u>7</u> ' | 0 19<br>20<br>21                                 | <u>(2</u> 2 | <sub>7</sub> B <sub>2</sub>                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                         |               | V <sub>DD</sub><br>GND<br>V <sub>DD</sub><br>GND |             |                                                                                                                                                                      |

**RUA PACKAGE** 

If the exposed center pad is used, it must be connected to ground.

### **DESCRIPTION/ ORDERING INFORMATION**

The TS2PCIE412 is a 4-channel PCIe 2:1 multiplexer/demultiplexer switch that can be used to route one PCIe data lane between two possible destinations or two PCIe data lanes to one destination. Each channel consists of differential pairs of receive (RX) and transmit (TX) signals and operates at a signal-processing bandwidth speed, which supports the PCIe standard of 2.5 Gbps. The device is controlled with one select input (SEL) pin, where SEL controls the data path of the multiplexer/demultiplexer and can be connected to any GPIO in the system. The unselected channel is set in a high-impedance state.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKA     | GE <sup>(1)</sup> <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-----------|----------------------------------|-----------------------|------------------|
| –40°C to 85°C  | QFN – RUA | Tape and reel                    | TS2PCIE412RUAR        | SH412            |

Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. (1)

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI (2)website at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.

 $A_4$ 

 $A_5$ 

 $A_6$ 

A<sub>7</sub>



www.ti.com

|                                  |   | L        | $A_n$ to $_nB_1$ |    |                                      |
|----------------------------------|---|----------|------------------|----|--------------------------------------|
|                                  |   | Н        | $A_n$ to $_nB_2$ |    |                                      |
|                                  |   | FUNCTION | NAL DIAGRAM      |    |                                      |
| Δ                                | 2 |          | 10               | 38 | B                                    |
| A <sub>0</sub><br>A <sub>1</sub> | 3 |          | 1<br>1<br>1<br>1 | 37 | 0 <sup>B</sup> 1<br>1 <sup>B</sup> 1 |
| А <sub>2</sub>                   | 6 |          |                  | 36 | 2 <sup>B</sup> 1                     |
| $A_3$                            | 7 |          | -<br>-<br>-      | 35 | 3 <sup>B</sup> 1                     |
|                                  |   |          |                  | 34 | 0 <sup>B</sup> 2                     |
|                                  |   |          |                  | 33 | 1 <sup>B</sup> 2                     |
|                                  |   |          |                  | 32 | 2 <sup>B</sup> 2                     |
|                                  |   |          |                  | 31 | B                                    |

# FUNCTION TABLESELFUNCTION



#### **TERMINAL FUNCTIONS**

| TE                          | RMINAL                                                           | 1/0 | DECODIDITION |
|-----------------------------|------------------------------------------------------------------|-----|--------------|
| NAME                        | NO.                                                              | I/O | DESCRIPTION  |
| A <sub>n</sub> ,            | 2, 3, 6,<br>7, 11, 12,<br>15, 16                                 | I/O | Data I/Os    |
| <sub>n</sub> B <sub>m</sub> | 22–29,<br>31–38                                                  | I/O | Data I/Os    |
| SEL                         | 9                                                                | I   | Select input |
| V <sub>DD</sub>             | 5, 8, 13,<br>18, 20, 30,<br>40, 42                               | _   | Power supply |
| GND                         | 1, 4, 10,<br>14, 17, 19,<br>21, 39, 41,<br>Exposed<br>center pad | -   | Ground       |

SCDS269C - MARCH 2009 - REVISED APRIL 2010

#### www.ti.com

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup> <sup>(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                   |                                                 |                        | MIN  | MAX | UNIT |
|-------------------|-------------------------------------------------|------------------------|------|-----|------|
| $V_{DD}$          | Supply voltage range                            | -0.5                   | 2.5  | V   |      |
| VIN               | Control input voltage range <sup>(2) (3)</sup>  | -0.5                   | 2.5  | V   |      |
| V <sub>I/O</sub>  | Switch I/O voltage range <sup>(2) (3) (4)</sup> | -0.5                   | 2.5  | V   |      |
| I <sub>IK</sub>   | Control input clamp current                     | V <sub>IN</sub> < GND  |      | -50 | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                          | V <sub>I/O</sub> < GND |      | -50 | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>          |                        |      | 100 | mA   |
| $I_{DD}$          | Continuous current through V <sub>DD</sub>      |                        |      | 100 | mA   |
| I <sub>GND</sub>  | Continuous current through GND                  |                        | -100 | mA  |      |
| T <sub>stg</sub>  | Storage temperature range.                      |                        | -65  | 150 | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND unless otherwise specifed.

(3) The input voltage and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

(4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .

(5)  $I_{I}$  and  $I_{O}$  are used to denote specific conditions for  $I_{I/O}$ .

### PACKAGE THERMAL IMPEDANCE

over operating free-air temperature range (unless otherwise noted)

|               |                                          |             |      | UNIT | I |
|---------------|------------------------------------------|-------------|------|------|---|
| $\theta_{JA}$ | Package thermal impedance <sup>(1)</sup> | RUA package | 51.2 | °C/W | ĺ |

(1) The package thermal impedance is calculated in accordance with JESD 51-7.

#### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                 |                                        | MIN                  | TYP | MAX                   | UNIT |
|-----------------|----------------------------------------|----------------------|-----|-----------------------|------|
| V <sub>DD</sub> | Supply voltage                         | 1.5                  | 1.8 | 2                     | V    |
| VIH             | High-level control input voltage (SEL) | $0.65 \times V_{DD}$ |     |                       | V    |
| VIL             | Low-level control input voltage (SEL)  |                      | 0   | .35 × V <sub>DD</sub> | V    |
| V <sub>IO</sub> | Switch input/output voltage            | 0                    |     | $V_{DD}$              | V    |
| T <sub>A</sub>  | Operating free air temperature         | 0                    |     | 85                    | °C   |

**ELECTRICAL CHARACTERISTICS FOR 1.8-V SUPPLY**<sup>(1)</sup>

 $_{2}$  = 1.5 V to 2.0 V T<sub>4</sub> = -40°C to 85°C (unless otherwise noted) ٧/

| PAR                            | AMETER                                                |                                                                     | TEST CONDITIONS            |                         | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |  |
|--------------------------------|-------------------------------------------------------|---------------------------------------------------------------------|----------------------------|-------------------------|-----|--------------------|------|------|--|
| V <sub>IK</sub>                | SEL                                                   | V <sub>DD</sub> = 2.0 V,                                            | I <sub>IN</sub> = -18 mA   |                         |     | -0.7               | -1.3 | V    |  |
| IIH                            | SEL                                                   | V <sub>DD</sub> = 2.0 V,                                            | $V_{IN} = V_{DD}$          |                         |     |                    | ±1   | μΑ   |  |
| I <sub>IL</sub>                | SEL                                                   | V <sub>DD</sub> =2.0 V,                                             | V <sub>IN</sub> = GND      |                         |     |                    | ±1   | μA   |  |
| I <sub>off</sub>               | ·                                                     | V <sub>DD</sub> = 0,                                                | $V_0 = 0$ to 2 V,          | V <sub>1</sub> = 0      |     |                    | 1    | μA   |  |
| I <sub>CC</sub>                |                                                       | V <sub>DD</sub> = 2.0 V,                                            | $I_{I/O} = 0,$             | Switch ON or OFF        |     | 200                | 400  | μA   |  |
| C <sub>IN</sub>                | SEL                                                   | f = 10 MHz, V <sub>IN</sub> = 0 V                                   |                            |                         |     | 1                  |      | pF   |  |
| C <sub>OFF</sub>               | B port                                                | V <sub>I</sub> = 0 V, f = 10 MHz,                                   | Outputs open,              | Switch OFF              |     | 1.5                | 1.5  | pF   |  |
| C <sub>ON</sub>                | $V_1 = 0 V$ , f = 10 MHz, Output                      |                                                                     | Outputs open,              | Switch ON               |     | 4.5 4.5            |      | pF   |  |
| r <sub>ON</sub>                |                                                       | V <sub>DD</sub> = 1.8 V,                                            | $GND \le V_I \le V_{DD}$ , | I <sub>O</sub> = -40 mA |     | 12                 | 18   | Ω    |  |
| r <sub>ON(flat)</sub><br>(3)   |                                                       | $V_{DD} = 1.8 \text{ V},$ $V_{I} = 1.65 \text{ to } 1.8 \text{ V},$ |                            | I <sub>O</sub> = -40 mA |     | 0.5                |      | Ω    |  |
| $\Delta r_{ON}$ <sup>(4)</sup> |                                                       | V <sub>DD</sub> = 1.8 V,                                            | $GND \le V_I \le V_{DD}$ , | I <sub>O</sub> = -40 mA |     | 0.2                | 0.8  | Ω    |  |
| Dynami                         | С                                                     |                                                                     |                            |                         |     |                    |      |      |  |
| V                              |                                                       | $R_{L} = 100 \Omega, f = 10 MH$                                     | Z                          |                         |     | -81                |      |      |  |
| X <sub>TALK</sub>              |                                                       | R <sub>L</sub> = 100 Ω, f = 1.25 G                                  | Hz                         | See Figure 9            |     | -32                |      | dB   |  |
| <u>^</u>                       |                                                       | $R_L = 100 \Omega, f = 10 MH$                                       | Z                          |                         |     | -74                |      | dB   |  |
| UIRR                           | $O_{IRR}$ $R_{L} = 100 \ \Omega, f = 1.25 \text{ GH}$ |                                                                     | Hz                         | See Figure 10           |     | -36                | -36  |      |  |
| BW                             |                                                       | $R_L = 50 \Omega$ ,                                                 | See Figure 8               |                         |     | 2.1                |      | GHz  |  |
| Max dat                        | a rate                                                | $R_{L} = 50 \Omega$ ,                                               | See Figure 8               |                         |     | 4.2                |      | Gbps |  |

(1) V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to I/O pins. V<sub>IN</sub> refers to the control inputs. (2) All typical values are at V<sub>DD</sub> = 1.8 V (unless otherwise noted), T<sub>A</sub> = 25°C.

 $r_{ON(flat)}$  is the difference of  $r_{ON}$  in a given channel at specific voltages.  $\Delta r_{ON}$  is the difference of ron from center ports to any other port. (3)

(4)

# SWITCHING CHARACTERISTICS

over recommended operating free-air temperature range,  $V_{DD}$  = 1.5 V to 2.0 V,  $R_L$  = 200  $\Omega$ ,  $C_L$  = 10 pF (unless otherwise noted)

| PARAMETER                                        | FROM<br>(INPUT)                               | TO<br>(OUTPUT)                                | MIN | TYP <sup>(1)</sup> | МАХ | UNIT |
|--------------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----|--------------------|-----|------|
| t <sub>pd</sub> <sup>(2)</sup> <sup>(3)</sup>    | A <sub>n</sub> or <sub>n</sub> B <sub>n</sub> | <sub>n</sub> B <sub>n</sub> or A <sub>n</sub> |     | 0.28               |     | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub>              | SEL                                           | A <sub>n</sub> or <sub>n</sub> B <sub>n</sub> |     | 7.8                | 9   | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>              | SEL                                           | A <sub>n</sub> or <sub>n</sub> B <sub>n</sub> |     | 2.5                | 4   | ns   |
| t <sub>sk(O)</sub> <sup>(4)</sup>                | A <sub>n</sub> or <sub>n</sub> B <sub>n</sub> | <sub>n</sub> B <sub>n</sub> or A <sub>n</sub> |     | 0.06               | 0.1 | ns   |
| t <sub>sk(p)</sub> <sup>(5)</sup> <sup>(6)</sup> |                                               |                                               |     | 0.06               | 0.1 | ns   |

(1) All typical values are at  $V_{DD}$  = 1.8 V (unless otherwise noted)  $T_A$  = 25°C.

(2) The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance).

(3)See Figure 6

Output skew between center port to any other port (4)

Skew between opposite transitions of the same output in a given device tPHL - tPLH (5)

(6) See Figure 7







SCDS269C - MARCH 2009 - REVISED APRIL 2010



### **TYPICAL PERFORMANCE (continued)**



### Eye Diagrams

10-inch trace board for real implementation,  $V_{DD}$  = 1.8 V, f = 1.25 GHz, transitional signal and non-transitional signal eye from Tektronix TDS6154C and Tektronix RT-Eye = software



Figure 4. Transitional Signal Eye for TS2PCIE412 Using a 10-inch Trace

# TS2PCIE412



SCDS269C - MARCH 2009-REVISED APRIL 2010

#### www.ti.com

### **TYPICAL PERFORMANCE (continued)**

10-inch trace board for real implementation,  $V_{DD}$  = 1.8 V, f = 1.25 GHz, transitional signal and non-transitional signal eye from Tektronix TDS6154C and Tektronix RT-Eye = software



Figure 5. Transitional Signal Eye (Left) and Non-Transitional Signal Eye (Right) for TS2PCIE412 Using a 10-inch Trace

SCDS269C - MARCH 2009 - REVISED APRIL 2010

### PARAMETER MEASUREMENT INFORMATION (Enable and Disable Times)



| TEST                               | V <sub>DD</sub> | S1                | RL           | VI              | CL    | $V_{\Delta}$ |
|------------------------------------|-----------------|-------------------|--------------|-----------------|-------|--------------|
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 1.5 V to 2 V    | $2 \times V_{DD}$ | <b>200</b> Ω | GND             | 10 pF | 0.15 V       |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | 1.5 V to 2 V    | GND               | <b>200</b> Ω | V <sub>DD</sub> | 10 pF | 0.15 V       |



# ENABLE AND DISABLE TIMES

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$ 2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

#### Figure 6. Test Circuit and Voltage Waveforms

8

# TS2PCIE412



www.ti.com

SCDS269C - MARCH 2009 - REVISED APRIL 2010

# PARAMETER MEASUREMENT INFORMATION (Skew)



| TEST               | V <sub>DD</sub> | S1   | RL           | V <sub>SEL</sub>       | CL    |
|--------------------|-----------------|------|--------------|------------------------|-------|
| t <sub>sk(o)</sub> | 1.5 V to 2 V    | Open | <b>200</b> Ω | V <sub>DD</sub> or GND | 10 pF |
| t <sub>sk(p)</sub> | 1.5 V to 2 V    | Open | <b>200</b> Ω | V <sub>DD</sub> or GND | 10 pF |



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$ 2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

#### Figure 7. Test Circuit and Voltage Waveforms

SCDS269C - MARCH 2009-REVISED APRIL 2010

www.ti.com

#### PARAMETER MEASUREMENT INFORMATION



Figure 8. Test Circuit for Frequency Response (BW)

Frequency response is measured at the output of the ON channel. For example, when  $V_{SEL} = 0$  V and  $A_0$  is the input, the output is measured at  $0B_1$ . All unused analog I/O ports are left open.

#### HP8753ES Setup

Average = 4 RBW = 3 kHz  $V_{BIAS}$  = 0.35 V ST = 2 s P1 = 0 dBM

www.ti.com



#### PARAMETER MEASUREMENT INFORMATION (continued)

Figure 9. Test Circuit for Crosstalk (X<sub>TALK</sub>)

Crosstalk is measured at the input of the nonadjacent ON channel. For example, when  $V_{SEL} = 0$  V and A<sub>1</sub> is the input, the output is measured at A<sub>3</sub>. All unused analog input (A) ports are connected to GND, and output (B) ports are connected to GND through 50- $\Omega$  pulldown resistors.

#### HP8753ES Setup

Average = 4 RBW = 3 kHz  $V_{BIAS}$  = 0.35 V ST = 2 s P1 = 0 dBM

www.ti.com

**EXT TRIGGER** BIAS **Network Analyzer** VBIAS (HP8753ES) **P1 P2** Vcc 0B<sub>1</sub> A<sub>0</sub> ÷ ≶  $R_L = 50 \Omega$ **A**<sub>1</sub> 1B<sub>1</sub> DUT 0B<sub>2</sub> 1B<sub>2</sub> SEL VSEL \_

#### PARAMETER MEASUREMENT INFORMATION (continued)

Figure 10. Test Circuit for Off Isolation (O<sub>IRR</sub>)

OFF isolation is measured at the output of the OFF channel. For example, when  $V_{SEL} = 0$  V and A<sub>1</sub> is the input, the output is measured at 1B<sub>2</sub>. All unused analog input (A) ports are left open, and output (B) ports are connected to GND through 50- $\Omega$  pulldown resistors.

#### HP8753ES Setup

Average = 4 RBW = 3 kHz  $V_{BIAS} = 0.35 V$ ST = 2 s P1 = 0 dBM



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TS2PCIE412RUAR   | ACTIVE        | WQFN         | RUA                | 42   | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | SH412                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS2PCIE412RUAR | WQFN            | RUA                | 42 | 3000 | 330.0                    | 24.4                     | 3.9        | 9.4        | 1.0        | 8.0        | 24.0      | Q1               |

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TS2PCIE412RUAR | WQFN         | RUA             | 42   | 3000 | 346.0       | 346.0      | 35.0        |  |

# **RUA 42**

9 x 3.5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RUA0042A**



# **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RUA0042A**

# **EXAMPLE BOARD LAYOUT**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RUA0042A**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated