TLV700xx-Q1 #### SBVS292C -JULY 2016-REVISED JUNE 2018 ## TLV700xx-Q1 200-mA, Low-I<sub>O</sub>, Low-Dropout Regulator (LDO) for Portable Devices ## **Features** - **Qualified for Automotive Applications** - AEC-Q100 Qualified With the Following Results: - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range - Device HBM ESD Classification Level H2 - Device CDM ESD Classification Level C4B - 2% Accuracy - Low Io: 31 µA - Fixed Output Voltage Combination Possible From 1.9 V to 4.8 V - High PSRR: 68 dB at 1 kHz - Stable With Effective Capacitance of 0.1 µF - Thermal Shutdown and Overcurrent Protection - Latch-Up Performance Meets 100 mA Per AEC-Q100, Level I - Available in SOT-23-5 and SC70 Packages ## **Applications** - **Automotive Camera Modules** - Image Sensor Power - Microprocessor Rails - Automotive Infotainment Head Units - **Automotive Body Electronics** ## 3 Description The TLV700xx-Q1 family of low-dropout (LDO) linear regulators are low-quiescent-current devices with excellent line and load transient performance. These LDOs are designed for power-sensitive applications. A precision band-gap and error amplifier provides overall 2% accuracy. Low output noise, very high power-supply rejection ratio (PSRR), and low dropout voltage make this series of devices ideal for most battery-operated handheld equipment. All device versions have thermal shutdown and current limit for safety. Furthermore, these devices are stable with an effective output capacitance of only 0.1 µF. This feature enables the use of cost-effective capacitors that have higher bias voltages and temperature derating. The devices regulate to specified accuracy with no output load. The TLV700xx-Q1 LDOs are available in SOT-23-5 and SC70 packages. ## Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |--------------|----------|-------------------|--|--| | TL\/700wy O4 | SC70 (5) | 2.00 mm × 1.25 mm | | | | TLV700xx-Q1 | SOT (5) | 2.90 mm × 1.60 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Typical Application Circuit (Fixed-Voltage Versions) Page ## **Table of Contents** | 1 | Features 1 | 8 Application and Implementation 12 | |---|--------------------------------------------------------------------------------|-------------------------------------------------------------------------| | 2 | Applications 1 | 8.1 Application Information 12 | | 3 | Description 1 | 8.2 Typical Application13 | | 4 | Revision History2 | 9 Power Supply Recommendations 14 | | 5 | Pin Configuration and Functions3 | 10 Layout 15 | | 6 | Specifications | 10.1 Layout Guidelines 15 | | • | 6.1 Absolute Maximum Ratings | 10.2 Board Layout Recommendations to Improve PSRR and Noise Performance | | | 6.3 Recommended Operating Conditions | 10.3 Layout Example 15 | | | 6.4 Thermal Information | 11 Device and Documentation Support | | 7 | 6.6 Typical Characteristics | 11.3 Community Resources | | | 7.1 Overview 10 | 11.5 Electrostatic Discharge Caution | | | 7.2 Functional Block Diagram 10 7.3 Feature Description 10 | 11.6 Glossary | | | 7.4 Device Functional Modes11 | Information | ## 4 Revision History Changes from Revision B (October 2016) to Revision C | • | Added DCK (SC70) package to document; note that TLV70025-Q1 and TLV70033-Q1 were previously listed in SLVSA61 | |---|------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Changed Fixed Output Voltages bullet to Fixed Output Voltage Combination in Features section | | • | Changed last paragraph of Description section to include the SC70 package | | • | Added SC70 row to Device Information table | | • | Added DCK package to Pin Configuration and Functions section | | • | Added T <sub>J</sub> parameter to Absolute Maximum Ratings table | | • | Changed T <sub>J</sub> parameter to T <sub>A</sub> in <i>Recommended Operating Conditions</i> table and changed <i>junction</i> to <i>ambient</i> in | | Cł | anges from Revision A (September 2016) to Revision B | | | | | | | | | |----|-----------------------------------------------------------------------------------------------------|---|--|--|--|--|--|--|--| | • | Changed maximum specification of V <sub>EN</sub> parameter in <i>Absolute Maximum Ratings</i> table | 3 | | | | | | | | | • | Changed I <sub>OUT</sub> parameter name in <i>Recommended Operating Conditions</i> table | 4 | | | | | | | | #### Changes from Original (July 2016) to Revision A **Page** Released to production; note that TLV70028QDDCRQ1 and TLV70032QDDCRQ1 were previously listed in SLVSA61 .... 1 ## 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | | | | | | | | | | |----------|------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | NAM<br>E | SC70 | SOT | 1/0 | DESCRIPTION | | | | | | | | EN | 3 | 3 | I | Enable pin. Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puthe regulator into shutdown mode and reduces operating current to 1 $\mu$ A, nominal. | | | | | | | | GND | 2 | 2 | _ | Ground pin | | | | | | | | IN | 1 | 1 | I | Input pin. A small 1-µF ceramic capacitor is recommended from this pin to ground to assure stability and good transient performance. See <i>Input and Output Capacitor Requirements</i> in the <i>Application and Implementation</i> section for more details. | | | | | | | | NC | 4 | 4 | _ | No connection. This pin can be tied to ground to improve thermal dissipation. | | | | | | | | OUT | 5 | 5 | 0 | Regulated output voltage pin. A small 1-µF ceramic capacitor is needed from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> in the <i>Application and Implementation</i> section for more details. | | | | | | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings at $T_A = -40$ °C to +125°C (unless otherwise noted); all voltages are with respect to GND<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------|--------------------------------|--------------------|-----------------------|------| | V <sub>IN</sub> | Input voltage | -0.3 | 6 | V | | V <sub>EN</sub> | Enable voltage | -0.3 | V <sub>IN</sub> + 0.3 | V | | V <sub>OUT</sub> | Output voltage | -0.3 | 6 | V | | I <sub>OUT</sub> | Maximum output current | Internally limited | | | | | Output short-circuit duration | Ind | efinite | | | T <sub>A</sub> | Operating ambient temperature | -40 | 150 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|------------------------------------------|----------------------------------------------|-------|------| | V | Human-body model (HBM), per AEC Q100-002 | | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±750 | V | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. Product Folder Links: TLV700xx-Q1 ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|-------------------------------|------|-----|-----|------| | $V_{IN}$ | Input voltage | 2 | | 5.5 | ٧ | | $V_{EN}$ | Enable voltage | 0 | | 5.5 | ٧ | | l <sub>OUT</sub> | Output current | | 200 | | mA | | C <sub>IN</sub> | Input capacitor | 0 | 1 | | μF | | C <sub>OUT</sub> | Output capacitor | 0.22 | 1 | | μF | | T <sub>A</sub> | Operating ambient temperature | -40 | | 125 | °C | ## 6.4 Thermal Information | | | TLV700xx-Q1 | | |------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDC (SOT) | UNIT | | | | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 262.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 68.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 81.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 80.9 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Submit Documentation Feedback Copyright © 2016–2018, Texas Instruments Incorporated ## 6.5 Electrical Characteristics at $T_A = -40$ °C to +125°C, $V_{IN} = V_{OUT(TYP)} + 0.3$ V or 2 V (whichever is greater), $I_{OUT} = 10$ mA, $V_{EN} = V_{IN}$ , and $C_{OUT} = 1$ $\mu F$ (unless otherwise noted); typical values are at $T_A = 25$ °C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|------|----------|---------------| | V <sub>IN</sub> | Input voltage range | | 2 | | 5.5 | V | | V <sub>OUT</sub> | DC output accuracy | -40°C ≤ T <sub>A</sub> ≤ +125°C, V <sub>OUT</sub> ≥ 1 V | -2% | | 2% | | | $\Delta V_{O}/\Delta V_{IN}$ | Line regulation | $V_{OUT(NOM)}$ + 0.5 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V, $I_{OUT}$ = 10 mA | | 1 | 5 | mV | | $\Delta V_{O}/\Delta I_{OUT}$ | Load regulation | $0 \text{ mA} \le I_{\text{OUT}} \le 200 \text{ mA} $ 15 | | | | mV | | $V_{DO}$ | Dropout voltage <sup>(1)</sup> | $V_{IN} = 0.98 \times V_{OUT(NOM)}, I_{OUT} = 200 \text{ mA}$ 175 250 | | | | | | I <sub>CL</sub> | Output current limit | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$ | 220 | 350 | 860 | mA | | | Constant air assessed | I <sub>OUT</sub> = 0 mA | 31 | | 55 | μΑ | | I <sub>GND</sub> | Ground pin current | I <sub>OUT</sub> = 200 mA, V <sub>IN</sub> = V <sub>OUT</sub> + 0.5 V | | | | | | I <sub>SHDN</sub> | Ground pin current (shutdown) | $V_{EN} \le 0.4 \text{ V}, 2.0 \text{ V} \le V_{IN} \le 4.5 \text{ V}$ | | 1 | 2.5 | μΑ | | PSRR | Power-supply rejection ratio | $V_{IN} = 2.3 \text{ V}, V_{OUT} = 1.8 \text{ V}, I_{OUT} = 10 \text{ mA}, f = 1 \text{ kHz}$ | | 68 | | dB | | V <sub>N</sub> | Output noise voltage | BW = 100 Hz to 100 kHz, $V_{IN}$ = 2.3 V, $V_{OUT}$ = 1.8 V, $I_{OUT}$ = 10 mA | | 48 | | $\mu V_{RMS}$ | | t <sub>STR</sub> | Startup time <sup>(2)</sup> | C <sub>OUT</sub> = 1 μF, I <sub>OUT</sub> = 200 mA | | 100 | | μs | | V <sub>EN(HI)</sub> | Enable pin high (enabled) | | 0.9 | | $V_{IN}$ | V | | V <sub>EN(LO)</sub> | Enable pin low (disabled) | | 0 | | 0.4 | V | | I <sub>EN</sub> | Enable pin current | V <sub>EN</sub> = 5.5 V , I <sub>OUT</sub> = 10 μA | | 0.04 | 0.5 | μΑ | | UVLO | Undervoltage lockout | V <sub>IN</sub> rising | | 1.9 | | V | | <b>-</b> | The arrest of the state | Shutdown, temperature increasing | | 160 | | 00 | | T <sub>SD</sub> | Thermal shutdown temperature | Reset, temperature decreasing | | | | °C | | T <sub>A</sub> | Operating ambient temperature | | -40 | | 125 | °C | <sup>(1)</sup> $V_{DO}$ is measured for devices with $V_{OUT(NOM)} \ge 2.35 \text{ V}$ . (2) Startup time = time from EN assertion to $0.98 \times V_{OUT(NOM)}$ . ## 6.6 Typical Characteristics at $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$ or 2 V (whichever is greater), $I_{OUT} = 10 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{IN} = 1 \text{ }\mu\text{F}$ , and $C_{OUT} = 1 \text{ }\mu\text{F}$ (unless otherwise noted); typical values are at $T_J = 25^{\circ}\text{C}$ ## **Typical Characteristics (continued)** at $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$ or 2 V (whichever is greater), $I_{OUT} = 10 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{IN} = 1 \text{ }\mu\text{F}$ , and $C_{OUT} = 1 \text{ }\mu\text{F}$ (unless otherwise noted); typical values are at $T_J = 25^{\circ}\text{C}$ Submit Documentation Feedback Frequency # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** at $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$ or 2 V (whichever is greater), $I_{OUT} = 10 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{IN} = 1 \text{ }\mu\text{F}$ , and $C_{OUT} = 1 \text{ }\mu\text{F}$ (unless otherwise noted); typical values are at $T_J = 25^{\circ}\text{C}$ $t_R = t_F = 1 \mu s, V_{IN} = 2.3 V$ Figure 17. Load Transient Response $t_R = t_F = 1 \ \mu s, \ V_{IN} = 2.3 \ V$ Figure 18. Load Transient Response ## **Typical Characteristics (continued)** at $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V}$ or 2 V (whichever is greater), $I_{OUT} = 10 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{IN} = 1 \text{ }\mu\text{F}$ , and $C_{OUT} = 1 \text{ }\mu\text{F}$ (unless otherwise noted); typical values are at $T_J = 25^{\circ}\text{C}$ Figure 21. Line Transient Response ## 7 Detailed Description #### 7.1 Overview The TLV700xx-Q1 low-dropout (LDO) linear regulators are low-quiescent-current devices with excellent line and load transient performance. These LDOs are designed for power-sensitive applications. A precision band-gap and error amplifier provides overall 2% accuracy together with low output noise, very high power-supply rejection ratio (PSRR), and low dropout voltage. ## 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Internal Current Limit The TLV700xx-Q1 internal current limit helps protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of the output voltage. In such a case, the output voltage is not regulated, and is $V_{OUT} = I_{LIMIT} \times R_{LOAD}$ . The PMOS pass transistor dissipates $(V_{IN} - V_{OUT}) \times I_{LIMIT}$ until thermal shutdown is triggered and the device turns off. When the TLV700xx-Q1 cools down, the device is turned on by the internal thermal-shutdown circuit. If the fault condition continues, the device cycles between current limit and thermal shutdown; see the *Thermal Protection* section for more details. The PMOS pass element in the TLV700xx-Q1 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended. #### 7.3.2 Shutdown The enable pin (EN) is active high and is compatible with standard and low-voltage transistor-transistor logic, complementary metal oxide semiconductor (TTL-CMOS) levels. When shutdown capability is not required, EN can be connected to the IN pin. ## **Feature Description (continued)** #### 7.3.3 Dropout Voltage The TLV700xx-Q1 uses a PMOS pass transistor to achieve low dropout. When $(V_{IN}-V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the $r_{DS(on)}$ of the PMOS pass element. $V_{DO}$ scales approximately with output current because the PMOS device behaves as a resistor in dropout. As with any linear regulator, PSRR and transient response are degraded when $(V_{IN} - V_{OUT})$ approaches dropout. This effect is illustrated in Figure 13 in the *Typical Characteristics* section. ## 7.3.4 Undervoltage Lockout (UVLO) The TLV700xx-Q1 uses an undervoltage lockout circuit to keep the output shut off until the internal circuitry is operating properly. #### 7.4 Device Functional Modes ## 7.4.1 Operation with V<sub>IN</sub> Less Than 2 V The TLV700xx-Q1 family of devices operates with input voltages above 2 V. The typical UVLO voltage is 1.9 V and the device operates at an input voltage above 2 V. When the input voltage falls below the UVLO voltage, the device is shutdown. ## 7.4.2 Operation with V<sub>IN</sub> Greater Than 2 V When $V_{IN}$ is greater than 2 V, if the input voltage is higher than the desired output voltage plus dropout voltage, the output voltage is equal to the desired value. Otherwise, the output voltage is $V_{IN}$ minus the dropout voltage. Copyright © 2016–2018, Texas Instruments Incorporated ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TLV700xx-Q1 devices belong to a family of next-generation-value LDO regulators. The devices consume low quiescent current and deliver excellent line and load transient performance. These characteristics, combined with low noise snd very good PSRR with little $(V_{IN} - V_{OUT})$ headroom, make this device family ideal for RF portable applications. This family of regulators offers sub-band-gap output voltages down to 0.7 V, current limit, and thermal protection, and is specified from $-40^{\circ}$ C to $+125^{\circ}$ C. #### 8.1.1 Input and Output Capacitor Requirements Ceramic, 1.0-µF, X5R- and X7R-type capacitors are recommended because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature. However, the TLV700xx-Q1 devices are designed to be stable with an effective capacitance of 0.1 µF or larger at the output. Thus, these devices are stable with capacitors of other dielectric types as well, as long as the effective capacitance under operating bias voltage and temperature is greater than 0.1 µF. This effective capacitance refers to the capacitance under the operating bias voltage and temperature conditions; that is, the capacitance after taking both bias voltage and temperature derating into consideration. In addition to allowing the use of cheaper dielectrics, this capability of being stable with 0.1-µF effective capacitances also enables the use of smaller-footprint capacitors that have higher derating in size- and space-constrained applications. Note that using a 0.1- $\mu$ F rated capacitor at the output of the LDO does not ensure stability because the effective capacitance under the specified operating conditions is less than 0.1 $\mu$ F. Maximum ESR must be less than 200 m $\Omega$ . Although an input capacitor is not required for stability, good analog design practice is to connect a 0.1- $\mu$ F to 1- $\mu$ F, low-ESR capacitor across the IN pin and the GND pin of the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast, rise-time load transients are anticipated, or if the device is not located close to the power source. If source impedance is more than 2 $\Omega$ , a 0.1- $\mu$ F input capacitor may be necessary to ensure stability. #### 8.1.2 Transient Response As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude but increases the duration of the transient response. #### 8.1.3 Thermal Protection Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle on and off. This cycling limits the dissipation of the regulator, protecting the regulator from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, limit junction temperature to 125°C (maximum). To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection must trigger at least 35°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest-expected ambient temperature and worst-case load. Product Folder Links: TLV700xx-Q1 ## **Application Information (continued)** The internal protection circuitry of the TLV700xx-Q1 is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the TLV700xx-Q1 into thermal shutdown degrades device reliability. ## 8.2 Typical Application The TLV700xx-Q1 devices are 200-mA, low quiescent current, low-noise, high-PSRR, fast start-up LDO linear regulators with excellent line and load transient response. The *TLV700xxEVM-503* user's guide (SLUU391) evaluation module (EVM) helps designers evaluate the operation and performance of the TLV700xx-Q1 family. Figure 22 shows a typical application for the TLV700xx-Q1 device. Figure 22. TLV700xx-Q1 Typical Application #### 8.2.1 Design Requirements Table 1 shows example design parameters and values for this typical application. | | • | |------------------------------------|---------------------| | PARAMETER | VALUE | | Input voltage range | 2 V to 5.5 V | | Output voltage | 2.2 V, 2.8 V, 3.2 V | | Output current rating | 200 mA | | Effective output capacitor range | > 0.1 µF | | Maximum output capacitor ESR range | < 200 mΩ | **Table 1. Design Parameters** ## 8.2.2 Detailed Design Procedure #### 8.2.2.1 Input Capacitance Although not required for stability, connecting a 0.1-μF to 1-μF low-ESR capacitor across the IN pin and GND pin the regulator is good analog design practice. #### 8.2.2.2 Output Capacitance Effect capacitance of 0.1 $\mu$ F or larger is required to ensure stable operation. The maximum ESR must be less than 200 m $\Omega$ . Product Folder Links: TLV700xx-Q1 #### 8.2.2.3 Thermal Calculation Equation 1 shows the thermal calculation. $$P_D = I_{OUT} \times (V_{IN} - V_{OUT}) + I_Q \times V_{IN}$$ where - P<sub>D</sub> = continuous power dissipation - I<sub>OUT</sub> = output current - V<sub>IN</sub> = input voltage - V<sub>OUT</sub> = output voltage - Because I<sub>Q</sub> << I<sub>OUT</sub>, the term I<sub>Q</sub> x V<sub>IN</sub> is always ignored (1) For a device under operation at a given ambient air temperature $(T_A)$ , use Equation 2 to calculate the junction temperature $(T_J)$ . $$T_J = T_A + (R_{\theta,JA} \times P_D)$$ where Use Equation 3 to calculate the rise in junction temperature because of power dissipation. $$\Delta T = T_J - T_A = (R_{\theta JA} \times P_D) \tag{3}$$ For a given maximum junction temperature $(T_{Jmax})$ , use Equation 4 to calculate the maximum ambient air temperature $(T_{Amax})$ at which the device can operate. $$T_{A \max} = T_{J\max} - (R_{\theta JA} \times P_{D})$$ (4) ## 8.2.3 Application Curve Figure 23. Power-Up ## 9 Power Supply Recommendations The device is designed to operate from an input-voltage supply range between 2 V and 5.5 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B69xx-Q1 device, a capacitor with a value of $0.1~\mu F$ and a ceramic bypass capacitor are recommended to be added at the input. ## 10 Layout ## 10.1 Layout Guidelines When laying out the board for the TLV700xx-Q1, the board is recommended to be designed with separate ground planes for $V_{IN}$ and $V_{OUT}$ that are only connected at the GND pin of the device, as shown in Figure 24. Also, the ground connection for the bypass capacitor must be connected directly to the GND pin of the device. Improve the PSRR performance of the TLV700xx-Q1 by following these layout guidelines. ## 10.2 Board Layout Recommendations to Improve PSRR and Noise Performance Place input and output capacitors as close to the device pins as possible. To improve ac performance (such as PSRR, output noise, and transient response), the board is recommended to be designed with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ , with the ground plane connected only at the GND pin of the device. In addition, connect the ground connection for the output capacitor directly to the GND pin of the device. High-ESR capacitors can degrade PSRR performance. ## 10.3 Layout Example Figure 24. TLV700xx-Q1 Layout Example Copyright © 2016–2018, Texas Instruments Incorporated ## 11 Device and Documentation Support ## 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation see the following: Using the TLV700xxEVM-503 ## 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates — go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button to register and receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document. ## 11.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TLV700xx-Q1 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TLV70025QDDCRQ1 | ACTIVE | SOT-23-THIN | DDC | 5 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | QVC | Samples | | TLV70028QDDCRQ1 | ACTIVE | SOT-23-THIN | DDC | 5 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SJU | Samples | | TLV70032QDDCRQ1 | ACTIVE | SOT-23-THIN | DDC | 5 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SKA | Samples | | TLV70033QDDCRQ1 | ACTIVE | SOT-23-THIN | DDC | 5 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OFL | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 28-Nov-2021 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV70025QDDCRQ1 | SOT-<br>23-THIN | DDC | 5 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70028QDDCRQ1 | SOT-<br>23-THIN | DDC | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70032QDDCRQ1 | SOT-<br>23-THIN | DDC | 5 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70033QDDCRQ1 | SOT-<br>23-THIN | DDC | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 28-Nov-2021 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV70025QDDCRQ1 | SOT-23-THIN | DDC | 5 | 3000 | 213.0 | 191.0 | 35.0 | | TLV70028QDDCRQ1 | SOT-23-THIN | DDC | 5 | 3000 | 213.0 | 191.0 | 35.0 | | TLV70032QDDCRQ1 | SOT-23-THIN | DDC | 5 | 3000 | 213.0 | 191.0 | 35.0 | | TLV70033QDDCRQ1 | SOT-23-THIN | DDC | 5 | 3000 | 213.0 | 191.0 | 35.0 | SMALL OUTLINE TRANSISTOR ## NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Reference JEDEC MO-193. - 4. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7. Board assembly site may have different recommendations for stencil design. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated