TPS22996H-Q1 SLVSHA3 - MARCH 2024 # TPS22996H-Q1 5.5V, 4A, 13mΩ On-Resistance Dual-Channel Automotive Load Switch #### 1 Features - Integrated dual-channel load switch - Input voltage range: 0.6V to V<sub>BIAS</sub> - V<sub>BIAS</sub> voltage range: 2.5V to 5.5V - **ON-Resistance** - $R_{ON} = 13m\Omega$ (typical) at $V_{IN} = 0.6V$ to 5V, $V_{BIAS} = 5V$ - 4A<sup>(1)</sup> maximum continuous switch current per channel - Quiescent current: - 18µA (typical, both channels) at $V_{IN} = V_{BIAS} = 5V$ - 13µA (typical, single channel) at $V_{IN} = V_{BIAS} = 5V$ - Humidity resistant: - Device keeps functionality (ON, OFF, protection), but timing specification is affected under the following conditions: - $100k\Omega$ short to GND - $100k\Omega$ short to power - Control input threshold enables use of 1.2V, 1.8V, 2.5V, and 3.3V logic - Configurable rise time - Thermal shutdown - Quick output discharge (QOD) - For the pre-production units, only 3A of max continuous current per channel is supported. The full released version will support 4A max continuous current per channel. # 2 Applications - Infotainment - Cluster - **ADAS** # 3 Description TPS22996H-Q1 is a dual-channel load switch with controlled turnon. The device contains two N-channel MOSFETs that can operate over an input voltage range of 0.6V to 5.5V, and can support a maximum continuous current of 4A per channel. Each switch is independently controlled by an on and off input (ON1 and ON2), which can interface directly with low-voltage control signals. The device is capable of thermal shutdown when the junction temperature is above the threshold, turning the switch off. The switch turns on again when the junction temperature stabilizes to a safe range. The device also offers an integrated 230Ω on-chip load resistor for quick output discharge when the switch is turned off. The pins of the TPS22996H-Q1 are resistant to high humidity conditions, meaning that the device is able to function with a $100k\Omega$ short from any pin to GND or power. The TPS22996H-Q1 is available in a small, spacesaving 2.1mm × 1.2mm 8-DYC package. The device is characterized for operation over the free-air temperature range of -40°C to 125°C. #### Package Information | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | |-------------|------------------------|-----------------| | TPS22996H | DYC (SOT, 8) | 2.1mm × 1.2mm | - For all available packages, see the orderable addendum at the end of the data sheet. - The package size (length × width) is a nominal value and includes pins, where applicable. **Application Circuit** # **Table of Contents** | 1 Features | 7.4 Device | |---------------------------------------|---------------| | 2 Applications | 8 Application | | 3 Description1 | 8.1 Applica | | 4 Pin Configuration and Functions3 | 8.2 Typical | | 5 Specifications4 | 8.3 Power | | 5.1 Absolute Maximum Ratings4 | 8.4 Layout. | | 5.2 ESD Ratings4 | 9 Device and | | 5.3 Recommended Operating Conditions4 | 9.1 Receivi | | 5.4 Thermal Information4 | 9.2 Suppor | | 5.5 Electrical Characteristics5 | 9.3 Tradem | | 5.6 Switching Characteristics6 | 9.4 Electros | | 6 Parameter Measurement Information7 | 9.5 Glossa | | 7 Detailed Description8 | 10 Revision | | 7.1 Overview8 | 11 Mechanic | | 7.2 Functional Block Diagram9 | Informatio | | 7.3 Feature Description9 | | | 7.4 Devic | se runctional wodes | | |-------------|---------------------------------------------|-----------------| | 8 Applicati | ion and Implementation | 12 | | 8.1 Appli | cation Information | 12 | | 8.2 Typic | al Application | 12 | | 8.3 Powe | er Supply Recommendations | 15 | | 8.4 Layou | ut | 15 | | 9 Device a | nd Documentation Support | 17 | | 9.1 Rece | iving Notification of Documentation Updates | 17 | | 9.2 Supp | ort Resources | 17 | | 9.3 Trade | emarks | <mark>17</mark> | | 9.4 Electi | rostatic Discharge Caution | 17 | | | sary | | | 10 Revisio | n History | 17 | | | ical, Packaging, and Orderable | | | Informat | ion | 17 | | | | | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # **4 Pin Configuration and Functions** Figure 4-1. DYC Package, 8-Pin SOT (Top View) **Table 4-1. Pin Functions** | | PIN | I/O | DESCRIPTION | |-----|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | 1/0 | DESCRIPTION | | 1 | ON1 | Input | Active-high switch 1 control input. Connect series resistor to set Slew Rate. Do not leave floating. See Section 7.3.7 for more information. | | 2 | VIN1 | Input | Switch 1 input. Recommended voltage range for these pins for optimal $R_{ON}$ performance is 0.6V to $V_{BIAS}$ . Place an optional decoupling capacitor between these pins and GND to reduce $V_{IN1}$ dip during turnon of the channel. See Section 8.2 for more information. | | 3 | VIN2 | Input | Switch 2 input. Recommended voltage range for these pins for optimal $R_{ON}$ performance is 0.6V to $V_{BIAS}$ . Place an optional decoupling capacitor between these pins and GND to reduce $V_{IN2}$ dip during turnon of the channel. See Section 8.2 for more information. | | 4 | ON2 | Input | Active-high switch 2 control input. Connect series resistor to set slew rate. Do not leave floating. See Section 7.3.7 for more information. | | 5 | GND | _ | Device ground. | | 6 | VOUT2 | Output | Switch 2 output. | | 7 | VOUT1 | Output | Switch 1 output. | | 8 | VBIAS | Input | Bias voltage. Power supply to the device. Recommended voltage range for this pin is 2.5V to 5.5V. See Section 8.1. | # **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------|-------------------------------------------------------------------------|------|------|------| | V <sub>IN1,2</sub> | Input voltage | -0.3 | 6 | V | | V <sub>OUT1,2</sub> | Output voltage | -0.3 | 6 | V | | V <sub>ON1,2</sub> | ON pin voltage | -0.3 | 6 | V | | V <sub>BIAS</sub> | Bias voltage | -0.3 | 6 | V | | I <sub>MAX</sub> | Maximum continuous current per channel | | 4(2) | Α | | I <sub>MAX,PLS</sub> | Maximum pulsed current switch per channel, pulse < 300μs, 3% duty cycle | | 5.5 | Α | | TJ | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) For the pre-production units, only 3A of max continuous current per channel is supported. The full released version will support 4A maximum continuous current per channel. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per<br>JEDEC specification JESD22-C101,<br>VIN1,VIN2,VOUT1,VOUT2 pins <sup>(2)</sup> | ±500 | V | | | | Charged device model (CDM), per JEDEC specification JESD22-C101, ON1,ON2,VBIAS <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |---------------------|------------------------------|-----|-----------------|------| | V <sub>IN1,2</sub> | Input voltage | 0.6 | $V_{BIAS}$ | V | | V <sub>BIAS</sub> | Bias voltage | 2.5 | 5.5 | V | | V <sub>ON1,2</sub> | ON pin voltage | 0 | 5.5 | V | | V <sub>OUT1,2</sub> | Output voltage | 0 | V <sub>IN</sub> | V | | V <sub>IH</sub> | High-level input voltage, ON | 1.2 | 5.5 | V | | V <sub>IL</sub> | Low-level input voltage, ON | 0 | 0.5 | V | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | #### 5.4 Thermal Information | | | TPS22996H-Q1 | | |-----------------------|-------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | DYC | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 108.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 73.2 | °C/W | | | | TPS22996H-Q1 | | |-----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | DYC | UNIT | | | | 8 PINS | | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 17.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 17.3 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDI | TIONS | T <sub>A</sub> | MIN TYP | MAX | UNIT | |-----------------------|------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|-----|------| | POWER SU | PPLIES AND CURRENTS | | | | | | | | | | | | | 18 | | μA | | $I_{Q,VBIAS}$ | V <sub>BIAS</sub> quiescent current (Both channels) | $I_{OUT1} = I_{OUT2} = 0$ mA, $V_{IN1}$ | $I_{1,2} = V_{ON1,2} = 5V$ | –40°C to 85°C | 18 | 22 | μΑ | | | (Both chamicio) | | $= I_{OUT2} = 0 \text{mA}, V_{IN1,2} = V_{ON1,2} = 5 V $ $= I_{OUT2} = 0 \text{mA}, V_{ON2} = 0 V, V_{IN1,2} = 0 V $ $= I_{OUT2} = 0 \text{mA}, V_{ON2} = 0 V, V_{IN1,2} = 0 V $ $= 5 V $ $= 2 = 0 V, V_{OUT1,2} = 0 V $ $= 0 V, V_{OUT1,2} = 0 V $ $= 0 V, V_{OUT1,2} = 0 V $ $= 0 V, V_{OUT} V_$ | 25 | μΑ | | | | I <sub>Q,VBIAS</sub> | | | | 25°C | 13 | | μΑ | | $I_{Q,VBIAS}$ | V <sub>BIAS</sub> quiescent current (Single-channel) | $I_{OUT1} = I_{OUT2} = 0$ mA, $V_{ON}$<br>$V_{IN1} = 5$ V | $_{12} = 0V, V_{IN1,2} =$ | –40°C to 85°C | 13 | 17 | μΑ | | | (enigle charmer) | VIIVI OV | | –40°C to 125°C | | 19 | μA | | | | | | 25°C | 0.005 | 1 | μΑ | | I <sub>SD,VBIAS</sub> | V <sub>BIAS</sub> shutdown current | $V_{ON1,2} = 0V, V_{OUT1,2} = 0V$ | / | –40°C to 85°C | 0.005 | 1 | μΑ | | | | | | –40°C to 125°C | 0.005 | 1 | μΑ | | | | | | 25°C | 0.002 | 0.8 | μΑ | | | | | V <sub>IN</sub> = 5V | –40°C to 85°C | 0.002 | 0.8 | μA | | | | | | –40°C to 125°C | | 1 | μΑ | | | | | | 25°C | 0.002 | 0.8 | μΑ | | | | | $V_{IN} = 3.3V$ | –40°C to 85°C | 0.002 | 0.8 | μΑ | | | V <sub>IN</sub> shutdown current (per | | | –40°C to 125°C | | 1 | μΑ | | I <sub>SD,VIN</sub> | channel) | V <sub>ON</sub> – UV, V <sub>OUT</sub> – UV | | 25°C | 0.002 | 0.8 | μΑ | | | | | V <sub>IN</sub> = 1.8V | –40°C to 85°C | 0.002 | 0.8 | μΑ | | | | | | –40°C to 125°C | | 1 | μΑ | | | | | | 25°C | 0.002 | 0.8 | μΑ | | | | | $V_{IN} = 0.6V$ | -40°C to 85°C | 0.002 | 0.8 | μΑ | | | | | | -40°C to 125°C | | 1 | μΑ | | I <sub>ON</sub> | ON Pin Leakage Current | | V <sub>ON</sub> = 5.5V | -40°C to 125°C | | 0.1 | μΑ | | RESISTANO | E CHARACTERISTICS | • | | • | • | | | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIO | NS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------|------------------------------------|------------------------|----------------|-----|-----|------|------| | | | | | 25°C | | 13 | 15 | mΩ | | | | | V <sub>IN</sub> = 5V | –40°C to 85°C | | | 18 | mΩ | | | ON-resistance I <sub>OUT</sub> = -200m | | | –40°C to 125°C | | | 22 | mΩ | | | | | | 25°C | | 13 | 15 | mΩ | | | | | V <sub>IN</sub> = 3.3V | –40°C to 85°C | | | 18 | mΩ | | B | | - 200mA | | -40°C to 125°C | | | 22 | mΩ | | R <sub>ON</sub> | | I <sub>OUT</sub> = -200mA | | 25°C | | 13 | 15 | mΩ | | | | | V <sub>IN</sub> = 1.8V | –40°C to 85°C | | | 18 | mΩ | | | | | | –40°C to 125°C | | | 22 | mΩ | | | | | V <sub>IN</sub> = 0.6V | 25°C | | 13 | 15 | mΩ | | | | | | –40°C to 85°C | | | 18 | mΩ | | | | | | –40°C to 125°C | | | 22 | mΩ | | V <sub>ON,VIH</sub> | VIH | V <sub>IN</sub> = 5V | V <sub>IN</sub> = 5V | –55°C to 125°C | 1.2 | | | V | | V <sub>ON,VIL</sub> | VIL | V <sub>IN</sub> = 5V | V <sub>IN</sub> = 5V | –55°C to 125°C | | | 0.65 | V | | V <sub>ON,HYS</sub> | ON pin hysteresis | V <sub>IN</sub> = 5V | | –55°C to 125°C | | 90 | | mV | | R <sub>i</sub> | Internal on pin resistance | V <sub>ON</sub> = 5V | V <sub>ON</sub> = 5V | –55°C to 125°C | | 10 | | kΩ | | R <sub>PD</sub> | Output pulldown resistance | $V_{IN} = V_{OUT} = 5V, VO_N = 0V$ | • | -40°C to 125°C | | 230 | 300 | Ω | | T <sub>SD</sub> | Thermal shutdown | Junction temperature rising | | _ | | 175 | | °C | | T <sub>SD,HYS</sub> | Thermal shutdown hysteresis | Junction remperature falling | | - | | 20 | | °C | # 5.6 Switching Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------|-----------------------------------------------------------|-----|------|-----|------| | VIN = V | ON = VBIAS = 5V | | | | | | | t <sub>ON</sub> | Turn ON time | $R_L = 10\Omega$ , $C_L = 0.1\mu F$ , $I_{ON} = 100\mu A$ | | 946 | | μs | | t <sub>OFF</sub> | Turn OFF time | $R_L = 10\Omega$ , $C_L = 0.1\mu F$ , $I_{ON} = 100\mu A$ | | 2.1 | | μs | | t <sub>R</sub> | Rise time | $R_L = 10\Omega$ , $C_L = 0.1\mu$ F, $I_{ON} = 100\mu$ A | | 626 | | μs | | t <sub>F</sub> | Fall time | $R_L = 10\Omega$ , $C_L = 0.1\mu$ F, $I_{ON} = 100\mu$ A | | 2.1 | | μs | | t <sub>D</sub> | Delay time | $R_L = 10\Omega$ , $C_L = 0.1\mu$ F, $I_{ON} = 100\mu$ A | | 320 | | μs | | VIN = 0 | .6V, VON = VBIAS = 5V | | | - | | | | t <sub>ON</sub> | Turn ON time | $R_L = 10\Omega$ , $C_L = 0.1\mu$ F, $I_{ON} = 100\mu$ A | | 587 | | μs | | t <sub>OFF</sub> | Turn OFF time | $R_L = 10\Omega$ , $C_L = 0.1\mu F$ , $I_{ON} = 100\mu A$ | | 2.1 | | μs | | t <sub>R</sub> | Rise time | $R_L = 10\Omega$ , $C_L = 0.1\mu$ F, $I_{ON} = 100\mu$ A | | 203 | | μs | | t <sub>F</sub> | Fall time | $R_L = 10\Omega$ , $C_L = 0.1\mu F$ , $I_{ON} = 100\mu A$ | | 2.52 | | μs | | t <sub>D</sub> | Delay time | $R_L = 10\Omega$ , $C_L = 0.1\mu F$ , $I_{ON} = 100\mu A$ | | 384 | | μs | # **6 Parameter Measurement Information** Figure 6-1. $t_{\text{ON}}$ and $t_{\text{OFF}}$ Waveforms # 7 Detailed Description ### 7.1 Overview The TPS22996H-Q1 is a 5.5V, dual-channel, $13m\Omega$ (typical) $R_{ON}$ load switch in a 8-pin DYC package. Each channel can support a maximum continuous current of 4A and is controlled by an on and off GPIO-compatible input. To reduce the voltage drop in high current rails, the device implements N-channel MOSFETs. Note that the ON pins must be connected and cannot be left floating. The device has a configurable slew rate for applications that require specific rise-time, which controls the inrush current. By controlling the inrush current, power supply sag can be reduced during turnon. Furthermore, the slew rate is proportional to the series resistor used on the ONx pin. See Section 7.3.7 to determine the correct resistor value for a desired rise time. The internal circuitry is powered by the $V_{BIAS}$ pin, which supports voltages from 2.5V to 5.5V. This circuitry includes the charge pump, QOD, and control logic. When a voltage is applied to $V_{BIAS}$ , and the $ON_{1,2}$ pins transition to a low state, the QOD functionality is activated. This connects $V_{OUT1}$ and $V_{OUT2}$ to ground through the on-chip resistor. The typical pulldown resistance ( $R_{PD}$ ) is 230 $\Omega$ . During the off state, the device prevents downstream circuits from pulling high standby current from the supply. The integrated control logic, driver, power supply, and output discharge FET eliminates the need for any external components, reducing solution size and bill of materials (BOM) count. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ### 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 ON and OFF Control The ON pins control the state of the switch. Asserting ON high enables the switch. ON is active high with a low threshold, making it capable of interfacing with low-voltage signals. The ON pin is compatible with standard GPIO logic threshold. It can be used with any microcontroller with 1.2V or higher GPIO voltage. This pin cannot be left floating and must be tied either high or low for proper functionality. #### 7.3.2 Input Capacitor (Optional) To limit the voltage drop on the input supply caused by transient inrush currents when the switch turns on into a discharged load capacitor, a capacitor needs to be placed between VIN and GND. A $1\mu F$ ceramic capacitor, $C_{IN}$ , placed close to the pins is usually sufficient. Higher values of C<sub>IN</sub> can be used to further reduce the voltage drop during high-current application. When switching heavy loads, it is recommended to have an input capacitor about 10 times higher than the output capacitor to avoid excessive voltage drop. #### 7.3.3 Output Capacitor (Optional) Due to the integrated body diode in the NMOS switch, a $C_{IN}$ greater than $C_{L}$ is highly recommended. A $C_{L}$ greater than $C_{IN}$ can cause $V_{OUT}$ to exceed $V_{IN}$ when the system supply is removed. This could result in current flow through the body diode from VOUT to VIN. A $C_{IN}$ to $C_{L}$ ratio of 10 to 1 is recommended for minimizing $V_{IN}$ dip caused by inrush currents during startup, however a 10 to 1 ratio for capacitance is not required for proper functionality of the device. A ratio smaller than 10 to 1 (such as 1 to 1) could cause slightly more V<sub>IN</sub> dip upon turnon due to inrush currents. This can be mitigated by increasing the capacitance on the CT pin for a longer rise time (see Section 7.3.7). #### 7.3.4 Quick Output Discharge When the switch is disabled, an internal discharge resistance is connected between VOUT and GND to remove the remaining charge from the output. This resistance prevents the output from floating while the switch is disabled. For best results, it is recommended that the device gets disabled before $V_{BIAS}$ falls below the minimum recommended voltage. ### 7.3.5 Humidity Resistance TPS22996H-Q1 is designed to be resistant to humidity, which is replicated by $100k\Omega$ short between any pin to either GND or power. Under such humidity conditions, our device is able to function correctly with ON, OFF and thermal shutdown. However, the timing parameter will be affected by the short condition, and will deviate from the typical value listed in the Electrical Characteristic table (see Section 5.5). #### 7.3.6 Thermal Shutdown Thermal shutdown protects the part from internally or externally generated excessive temperatures. When the device temperature exceeds $T_{ m SD}$ , the switch is turned off. The switch automatically turns on again if the temperature of the die drops T<sub>SD.HYS</sub> below the T<sub>SD</sub> threshold. ### 7.3.7 Adjustable Rise Time TPS22996H-Q1 integrates a unique architecture for adjusting the rise time. The device senses the current flowing into the ON1 and ON2 (I<sub>ON</sub>) pins and utilizes the information to set the rise time. This allows the user to adjust the rise time by connecting a series resistance that is determined by the ON pin voltage. Refer to Table 7-1 for reference on setting the resistor. Table 7-1. Typical Rise Time (VBIAS = 5V) | I <sub>ON</sub> | V <sub>IN</sub> = 0.6V | V <sub>IN</sub> = 1.8V | V <sub>IN</sub> = 2.5V | V <sub>IN</sub> = 3.3V | V <sub>IN</sub> = 5V | |-----------------|------------------------|------------------------|------------------------|------------------------|----------------------| | 20μΑ | 764µs | 1380µs | 1700µs | 1955µs | 2350µs | | 100μΑ | 203µs | 343µs | 426µs | 500µs | 626µs | | 250μΑ | 85µs | 148µs | 180µs | 208µs | 265µs | Table 7-2. Typical Rise Time (VBIAS = 3.3V) | I <sub>ON</sub> | V <sub>IN</sub> = 0.6V | V <sub>IN</sub> = 1.8V | V <sub>IN</sub> = 2.5V | V <sub>IN</sub> = 3.3V | | | | | |-----------------|------------------------|------------------------|------------------------|------------------------|--|--|--|--| | 20μΑ | 738µs | 1420µs | 1735µs | 2040µs | | | | | | 100μΑ | 191µs | 360µs | 437µs | 512µs | | | | | | 250µA | 88µs | 239µs | 170µs | 204µs | | | | | The following equation can be used to estimate the series resistance required to meet the desired rise time. $$R_{Tx} = 1000 \times (V_{ONx GPIO} - 1.2V) / I_{ONx} - R_i$$ (1) where: - R<sub>Tx</sub> = Channel × series resistance in kΩ. - $R_i = Internal ON pin resistance k\Omega$ . - V<sub>ONx\_GPIO</sub> = Channel × GPIO voltage connected to ONx pin in V. - $I_{ONx} = Current$ flowing into the ONx pin in $\mu A$ . Figure 7-1. TPS22996H-Q1 Adjustable Rise Time Configuration ## 7.4 Device Functional Modes Table 7-3 lists the TPS22996H-Q1 functions. Table 7-3. TPS22996H-Q1 Functions Table | ON | VIN to VOUT | VOUT | |----|-------------|------| | L | Off | GND | | Н | On | VIN | ## 8 Application and Implementation ### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information This section highlights some of the design considerations for implementing the device in various applications. ## 8.2 Typical Application This application demonstrates how the TPS22996H-Q1 can be used to limit the inrush current when powering on downstream modules. Figure 8-1. Typical Application Circuit **Table 8-1. Component Descriptions** | DESIGN PARAMETER | TYPICAL VALUES | DESCRIPTION | |-------------------|----------------|---------------------------------------| | C <sub>IN</sub> | 1μF | Filtering voltage transients | | C <sub>OUT</sub> | 100nF | Filtering voltage transients | | C <sub>BIAS</sub> | 0.1µF | Filtering voltage transients | | RT1, RT2 | 10kΩ | Series resistor for rise time control | ## 8.2.1 Design Requirements Table 8-2 shows the TPS22996H-Q1 design parameters. Table 8-2. Design Parameters | DESIGN PARAMETER | VALUE | |-------------------|--------| | V <sub>BIAS</sub> | 5V | | V <sub>IN</sub> | 5V | | Rise Time | 1000µs | ### 8.2.2 Detailed Design Procedure The design in this example is trying to achieve 1000 $\mu$ s rise time for power sequencing, with both $V_{BIAS}$ and $V_{IN}$ to be 5V. From Table 7-1, the $I_{ON}$ needs to be between 20 $\mu$ A and 100 $\mu$ A. To find the $I_{ON}$ needed to achieve 1000 $\mu$ s rise time, linear interpolation can be used to estimate as below: $$T_{R} = (T_{R2} - T_{R1}) / (I_{ON2} - I_{ON1}) * (I_{ON} - I_{ON1}) + T_{R1}$$ (2) #### where: - T<sub>R</sub> is the desired T<sub>R</sub>, which is 1000µs - $I_{ON}$ is the desired $I_{ON}$ - T<sub>R1</sub> is the first T<sub>R</sub> used for linear interpolation, which is 2350μs - T<sub>R2</sub> is the second T<sub>R</sub> used for linear interpolation, which is 626μs - I<sub>ON1</sub> is the first I<sub>ON</sub> used for linear interpolation, which is 20μA - I<sub>ON2</sub> is the second I<sub>ON</sub> used for linear interpolation, which is 100μA $I_{ON}$ is calculated to be 82.6 $\mu$ A. To find the $R_T$ value, plug in the parameters in Equation 1. $$R_T = 1000 \times (5V - 1.2V) / 82.6\mu A - 12.5k\Omega = 33.5k\Omega$$ By using the standard resistor value closest to $33.5k\Omega$ , the typical rise time can be calculated for the actual resistor value used on board. ### 8.3 Power Supply Recommendations The device is designed to operate from a $V_{BIAS}$ range of 2.5V to 5.5V and a $V_{IN}$ range of 0.6V to $V_{BIAS}$ . #### 8.4 Layout #### 8.4.1 Layout Guidelines For best performance, all traces must be as short as possible. To be most effective, the input and output capacitors must be placed close to the device to minimize the effects that parasitic trace inductances may have on normal operation. Using wide traces for $V_{IN}$ , $V_{OUT}$ , and GND helps minimize the parasitic electrical effects along with minimizing the case to ambient thermal impedance. ### 8.4.2 Layout Example Figure 8-2. TPS22996H Layout Example #### 8.4.3 Power Dissipation The maximum IC junction temperature must be restricted to $150^{\circ}$ C under normal operating conditions. To calculate the maximum allowable power dissipation, $P_{D(max)}$ for a given output current and ambient temperature, use Equation 3. $$P_{D(max)} = \frac{T_{J(max)} - T_{A}}{\theta_{JA}}$$ (3) where - P<sub>D(max)</sub> is the maximum allowable power dissipation. - T<sub>J(max)</sub> is the maximum allowable junction temperature (150°C for the TPS22996H). - T<sub>A</sub> is the ambient temperature of the device. - θ<sub>JA</sub> is the junction to air thermal impedance. See Section 5.4. This parameter is highly dependent upon board layout. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 9 Device and Documentation Support ## 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |------------|----------|-----------------| | March 2024 | * | Initial Release | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane. www.ti.com 23-May-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |-------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | PTPS22996HQDYCRQ1 | ACTIVE | SOT-5X3 | DYC | 8 | 4000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not accord 0.45 mercage side. - exceed 0.15 mm per side. - 4. Reference JEDEC Registration MO-293, Variation UDAD NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - Solder mask tolerances between and around signal pads can vary based on board fabrication site. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated