# LVT Family Characteristics

Ken Ristow Advanced System Logic – Semiconductor Group

> SCEA002A March 1998



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1998, Texas Instruments Incorporated

## Contents

## Title

| Title                                            | Page |
|--------------------------------------------------|------|
| Introduction                                     |      |
| LVT Input/Output Characteristics                 | 2    |
| Bus Hold                                         |      |
| Conclusion                                       |      |
| 'LVT244 Characteristics                          | 4    |
| 'LVT244 Typical dc Characteristics               | 6    |
| Unloaded t <sub>r</sub> and t <sub>f</sub> Rates |      |
| 'LVT646 Characteristics                          | 11   |
| Packaging Options                                | 14   |
| Thermal Characteristics                          | 14   |

#### **List of Illustrations** Title

| Figure | Title                                                                               | `age |
|--------|-------------------------------------------------------------------------------------|------|
| 1      | Simplified LVT Output Structure                                                     | . 2  |
| 2      | ABT Versus LVT Output-Drive Comparison                                              | . 2  |
| 3      | Propagation Delay (t <sub>PLH</sub> ) Versus Free-Air Temperature                   | . 4  |
| 4      | Propagation Delay (t <sub>PHL</sub> ) Versus Free-Air Temperature                   | . 4  |
| 5      | Propagation Delay Versus Outputs Switching                                          | . 5  |
| 6      | Propagation Delay Versus Load Capacitance                                           | . 5  |
| 7      | High-Level Output Voltage Versus High-Level Output Current, V <sub>CC</sub> = 3.3 V | . 6  |
| 8      | High-Level Output Voltage Versus High-Level Output Current, V $_{CC} = 3 V$         | . 6  |
| 9      | Low-Level Output Voltage Versus Low-Level Output Current                            | . 7  |
| 10     | Hold Current Versus Output Voltage                                                  | . 7  |
| 11     | Supply Current Versus Switching Frequency                                           | . 8  |
| 12     | Load Circuit                                                                        | . 9  |
| 13     | Rise-Time Rate Versus Free-Air Temperature, Single Output Switching                 | . 9  |
| 14     | Fall-Time Rate Versus Free-Air Temperature, Single Output Switching                 | . 9  |
| 15     | Rise-Time Rate Versus Free-Air Temperature, All Outputs Switching                   | 10   |
| 16     | Fall-Time Rate Versus Free-Air Temperature, All Outputs Switching                   | . 10 |
| 17     | Through-Mode Propagation (t <sub>PLH</sub> ) Delay Versus Free-Air Temperature      | . 11 |
| 18     | Through-Mode Propagation (t <sub>PHL</sub> ) Delay Versus Free-Air Temperature      | . 11 |
| 19     | Clock-to-Q Propagation (t <sub>PLH</sub> ) Delay Versus Free-Air Temperature        | . 12 |
| 20     | Clock-to-Q Propagation (t <sub>PHL</sub> ) Delay Versus Free-Air Temperature        | . 12 |
| 21     | Propagation Delay Versus Outputs Switching                                          | . 13 |
| 22     | Propagation Delay Versus Load Capacitance                                           | . 13 |

#### Introduction

To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT, as well as the following family characteristics:

5.5-V maximum input voltage

Specified 2.7-V to 3.6-V supply voltage

I/O structures that support live insertion

Standard TTL output drives of:  $V_{OH} = 2 V$  at  $I_{OH} = -32 mA$  $V_{OL} = 0.55 V$  at  $I_{OL} = 64 mA$ 

Rail-to-rail switching for driving CMOS

 $\begin{array}{l} Maximum \mbox{ supply currents of:} \\ I_{CCL} \leq 15 \mbox{ mA} \\ I_{CCH} \leq 200 \mbox{ $\mu$A} \\ I_{CCZ} \leq 200 \mbox{ $\mu$A} \end{array}$ 

 $\begin{array}{l} Propagation \ delays \ of: \\ t_{pd} < 4.6 \ ns \\ t_{pd} \ (LE \ to \ Q) < 5.1 \ ns \\ t_{pd} \ (CLK \ to \ Q) < 6.3 \ ns \end{array}$ 

Surface-mount packaging support including fine-pitch packages: 48-/56-pin SSOP and TSSOP for LVT Widebus<sup>™</sup> 20-/24-pin SOIC and TSSOP for standard LVT

Widebus is a trademark of Texas Instruments Incorporated.

#### LVT Input/Output Characteristics

Figure 1 shows a simplified LVT output and illustrates the mixed-mode-signal drive designed into the output stage. This combination of a high-drive TTL stage along with the rail-to-rail CMOS switching gives the LVT series of products extreme application flexibility. These parts have the same drive characteristics as 5-V ABT devices (see Figure 2), and provide the dc drive needed for existing 5-V backplanes. This allows for a simple solution to reduce system power via the migration to 3.3-V operation.







Figure 2. ABT Versus LVT Output-Drive Comparison

Not only can LVT devices operate as 3-V to 5-V level translators by supporting input or I/O voltages of 5.5 V with  $V_{CC} = 2.7$  V to 3.6 V, the inputs can withstand 5.5 V even when  $V_{CC} = 0$  V. This allows for the devices to be used under partial system power-down applications or those that require live insertion.

#### **Bus Hold**

Many times, devices are used in applications that do not provide a pullup or pulldown voltage to the input or I/O pin when the driving device goes into a high-impedance state, as in the case of CMOS buses or nonbused lines. To prevent application problems or oscillations, a large pullup resistor typically is used, but this consumes board area and contributes to driver loading. The LVT series of devices incorporates active circuitry that holds unused or floating inputs or I/Os at a valid logic level. This circuitry provides for a typical holding current,  $\pm 100 \ \mu$ A, that is sufficient enough to overcome any CMOS-type leakages. Since this is an active circuit, it does take current, approximately  $\pm 500 \ \mu$ A, to toggle the state of the input. This current is trivial when compared to the current that is needed to charge a capacitive load, thereby not affecting the propagation delay of the driving output.

#### Conclusion

LVT devices solve the system need for a transparent seam between the low-voltage and 5-V sections by providing for mixed-signal operation. The devices support live-insertion or partial-power applications, while providing for low-input leakage currents. The outputs can drive today's 5-V backplanes, with a considerable reduction in device power consumption, as well as being packaged in state-of-the-art, fine-pitch surface-mount packages.

## 'LVT244 Characteristics



Figure 3. Propagation Delay (t<sub>PLH</sub>) Versus Free-Air Temperature



Figure 4. Propagation Delay (t<sub>PLH</sub>) Versus Free-Air Temperature



Figure 5. Propagation Delay Versus Outputs Switching



Figure 6. Propagation Delay Versus Load Capacitance

## 'LVT244 Typical dc Characteristics



Figure 7. High-Level Output Voltage Versus High-Level Output Current, V<sub>CC</sub> = 3.3 V



Figure 8. High-Level Output Voltage Versus High-Level Output Current,  $V_{CC}$  = 3 V



Figure 9. Low-Level Output Voltage Versus Low-Level Output Current



Figure 10. Hold Current Versus Output Voltage



Figure 11. Supply Current Versus Switching Frequency

#### Unloaded tr and tf Rates

The circuit shown in Figure 12 was used to measure the unloaded transition rates of the output.



Figure 13. Rise-Time Rate Versus Free-Air Temperature, Single Output Switching



Figure 14. Fall-Time Rate Versus Free-Air Temperature, Single Output Switching



Figure 15. Rise-Time Rate Versus Free-Air Temperature, All Outputs Switching



Figure 16. Fall-Time Rate Versus Free-Air Temperature, All Outputs Switching

### 'LVT646 Characteristics

![](_page_14_Figure_1.jpeg)

Figure 17. Through-Mode Propagation Delay (t<sub>PLH</sub>) Versus Free-Air Temperature

![](_page_14_Figure_3.jpeg)

Figure 18. Through-Mode Propagation Delay (t<sub>PHL</sub>) Versus Free-Air Temperature

![](_page_15_Figure_0.jpeg)

Figure 19. Clock-to-Q Propagation Delay (t<sub>PLH</sub>) Versus Free-Air Temperature

![](_page_15_Figure_2.jpeg)

Figure 20. Clock-to-Q Propagation Delay (tPHL) Versus Free-Air Temperature

![](_page_16_Figure_0.jpeg)

Figure 21. Propagation Delay Versus Outputs Switching

![](_page_16_Figure_2.jpeg)

Figure 22. Propagation Delay Versus Load Capacitance

#### **Packaging Options**

![](_page_17_Figure_1.jpeg)

48-Pin SSOP

0.75

56-Pin SSOP

20-Pin SOIC

1.00

Widebus and Shrink Widebus are trademarks of Texas Instruments Incorporated.

24-Pin SOIC

0.50

Linear Air Flow - m/s

0.25

100

90

80

70

60

0