## Military Semiconductor Products

Fact Sheet

SM320VC33GNMM150

SMJ320VC33HFGM150 / 5962-0053901QYA SM320VC33GNMM150EP, SM320VC33PGEA120EP

SGYV095C December 2002

# VERY LOW POWER, 150 MFLOPS (Million Floating Point Operations Per Second - peak), 32-BIT FLOATING POINT DSP (DIGITAL SIGNAL PROCESSOR)

#### HIGHLIGHTS

The 320VC33's internal busing and special digital-signal-processing instruction set have the speed and flexibility to execute up to 150 MFLOPS, 75 MIPS (Million Instructions Per Second) and 825 MOPS (Million Operations Per Second) at 75 MHz across the military temperature range (-55°C to 125°C). The 320VC33 optimizes speed by implementing functions in hardware that other processors implement through software or microcode. This hardware-intensive approach supports high performance DSP applications. In addition, for designers needing QML product in a ceramic quad flatpack, the SMJ320VC33 is also available in the 164-lead non-conductive tie bar quad flatpack (the HFG package).

An enhanced plastic processing option is available which provides the benefit of an enhanced qualification pedigree. For more information, go to <u>http://www.ti.com/sc/ep</u>

The 320VC33 can perform parallel multiply and ALU operations on integer or floating-point data in a single cycle. The processor also possesses a general-purpose register file, a program cache, two Auxiliary Register Arithmetic Units (ARAUs), internal dual-access memories, one DMA channel supporting concurrent I/O and a short machine-cycle time. High performance and ease of use result.

#### **KEY FEATURES/BENEFITS**

High Performance, Very Low Power 320VC33 Digital Signal Processor (DSP):

- 13-ns Instruction Cycle Time
- Up to 150 MFLOPS, 75 MIPS, 825 MOPS @ 75 MHz
- 34K x 32-Bit (1.1-Mbit) On-Chip Words of Dual Access SRAM Configured in 2 x 16K plus 2 x 1K Blocks to Improve Internal Performance
- x5 PLL Clock Generator
- Very Low Power: < 200 mW @ 150 MFLOPS (est.)
- 32-Bit High-Performance CPU
- 16-/ 32-Bit Integer and 32-/ 40-Bit Floating-Point Operations
- Four Internally Decoded Page Strobes to Simplify Interface to I/O and Memory Devices
- 32-Bit Instruction Word, 24-Bit Addresses, EDGEMODE Selectable External Interrupts
- Boot-Program Loader
- On-Chip Memory-Mapped Peripherals:
  - One Serial Port
  - Two 32-Bit Timers
- Direct Memory Access (DMA) Coprocessor for Concurrent I/O and CPU Operation
- Fabricated Using the 0.18-micron (Leff effective gate length) TImeline™ Technology by Texas Instruments
- Eight Extended-Precision Registers
- Two Address Generators With Eight Auxiliary Registers and Two Auxiliary Register Arithmetic Units (ARAUs)
- Two Low-Power Modes
- Two- and Three-Operand Instructions
- Parallel Arithmetic/ Logic Unit (ALU) and Multiplier Execution in a Single Cycle
- Block-Repeat Capability
- Zero-Overhead Loops With Single-Cycle Branches



### **KEY FEATURES/BENEFITS (continued)**

- Conditional Calls and Returns
- Interlocked Instructions for Multiprocessing Support
- Bus-Control Registers Configure Strobe-Control Wait-State Generation
- 1.8-V (Core) and 3.3-V (I/O) Supply Voltages
- On-Chip JTAG Scan-Based Emulation Logic

### PROCESS/PERFORMANCE OPTIONS

| Device                                    | Package                                            | Speed    | DSCC<br>SMD         | Processing                                                           | Order as                                   |
|-------------------------------------------|----------------------------------------------------|----------|---------------------|----------------------------------------------------------------------|--------------------------------------------|
|                                           |                                                    | (MFLOPS) | •                   |                                                                      |                                            |
| SM320VC33GNMM150<br><i>Available Now</i>  | 144-ball,<br>molded-top,<br>non-hermetic,<br>C-BGA | 150      | N/A                 | -55°C to +125°C<br>Military Temp,<br>Commercial<br>Processing        | SM320VC33GNMM150                           |
| SM320VC33GNMM150EP<br>Available Now       | 144-ball,<br>molded top,<br>non-hermetic,<br>C-BGA | 150      | N/A                 | -55°C to +125°C<br>Military Temp,<br>Enhanced Plastic                | SM320VC33GNMM150EP                         |
| SMJ320VC33HFGM150<br><i>Available Now</i> | 164-lead,<br>hermetic,<br>NCTB CQFP                | 150      | 5962-<br>0053901QYA | -55°C to +125°C<br>Military Temp, Full<br>Military QML<br>Processing | SMJ320VC33GNLM150<br>or<br>5962-0053901QYA |
| SM320VC33PGEA120EP<br>Available Now       | 144-pin,<br>non-hermetic,<br>LQFP                  | 120      | N/A                 | -40°C to +100°C<br>Enhanced Plastic                                  | SM320VC33PGEA120EP                         |
| SM320VC33PGEA150EP<br>Potential Product   | 144-pin,<br>non-hermetic,<br>LQFP                  | 150      | N/A                 | -40°C to +100°C<br>Enhanced Plastic                                  | Contact PIC for availability               |

#### DIE SIZE

The die size of the VC33: 217 x 198 mils. Bond pad size: 102.5 microns Bond pad pitch: 70 microns

### TECHNOLOGY

4-Level Metal 0.18-micron effective (TImeline™) CMOS Process Technology 3.3-volt I/Os, 1.8-volt Core ESD Level = Class II (2 kV to 3,999 kV)

#### **POWER DISSIPATION**

The VC33 dissipates less than 200 mW at 75 MHz (est.).

### PACKAGE THERMAL CHARACTERISTICS and WEIGHT

GNM / 144-ball, molded-top BGA: R $\theta$ ja = 27.2° C/W, R $\theta$ jc\* = 17.4°C/W per JEDEC Std. 51 GNM Package weight including die = 0.481 grams HFG / 164-lead, CQFP; R $\theta$ ja = 35°C/W, R $\theta$ jc\*\* = 2°C/W HFG Package weight including die - 12.60 grams

\* Measured to the top of the package

\*\* Thermal resistance assuming an infinite path for heat dissipation.



#### VC33 FINE-PITCH, BALL GRID ARRAY PACKAGE INFORMATION



#### NOMENCLATURE



#### SUPPORT

You can access data sheets via TI's home page on the internet (<u>http://www.ti.com</u>) or reference the literature number SGUS033 (available 4Q00) when contacting the Product Information Center (PIC).

For additional information on this and other military DSP products, contact the PIC or visit our military semiconductors home page at: <u>http://www.ti.com/sc/military</u>.

Development tool information is on the web at: http://dspvillage.ti.com/docs/tools/dsp/index.htm

| Product Information Center                               |                                |                           |  |  |  |  |
|----------------------------------------------------------|--------------------------------|---------------------------|--|--|--|--|
| North America                                            | Europe                         |                           |  |  |  |  |
| Telephone # - 972-644-5580 (English)                     | Multilingual Technical Hotline |                           |  |  |  |  |
| Fax # - 972-480-7800                                     | Francais:                      | +33-(0)1-30 70 11 64      |  |  |  |  |
| PIC - http://www.ti.com/sc/docs/pic/home.htm             | English:                       | +33-(0)1-30 70 11 65      |  |  |  |  |
| PIC E-mail - sc-infomaster@ti.com                        | Italiano:                      | 800 79 11 37 (free phone) |  |  |  |  |
| Military Products –                                      | Deutsch:                       | +49-(0)8161-80 33 11      |  |  |  |  |
| http://www.ti.com/sc/docs/products/military/overview.htm | E-Mail:                        | epic@ti.com               |  |  |  |  |
| Distributor Listing - www.ti.com/sc/docs/distmenu.htm    | 24 Hours FAXLINE               | +44 (0) 1604 66 33 34     |  |  |  |  |



The molded top, CBGA (GNM) package is used for production of the non-hermetic VC33 DSP.

#### GNM (S-CBGA-N144)

CERAMIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. This is not a controlled drawing.

NON-HERMETIC VERSION



The non-conductive tie bar (NCTB), ceramic quad flatpack (HFG) package is a package for designers desiring a non-ball grid array package option.



CERAMIC QUAD FLATPACK WITH NCTB

NOTES: A. All linear dimensions are in inches (millimeters).

В. This drawing is subject to change without notice.

C. Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier

- D. This package is hermetically sealed with a metal lid.
- E. The leads are gold-plated and can be solder-dipped.
- F. Leads not shown for clarity purposes
- G. Falls within JEDEC MO-113AA (REV D)



The 144-pin low profile quad flatpack (LQFP) (PGE suffix) is available for designers who do not need a hermetic package. This package is for the SM320VC33PGEAXXXEP only. (XXX = 120 or 150 MHz)



PGE (S-PQFP-G144)

PLASTIC QUAD FLATPACK

NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

Timeline, VelociTI and TI are trademarks of Texas Instruments Incorporated.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated