SCAS667A - APRIL 2001 - REVISED AUGUST 2002

- Phase-Lock Loop Clock Driver for Double Data-Rate Synchronous DRAM Applications
- Spread Spectrum Clock Compatible
- Operating Frequency: 60 to 180 MHz
- Low Jitter (cyc-cyc): ±50 ps
- Distributes One Differential Clock Input to Ten Differential Outputs
- Three-State Outputs When the Input Differential Clocks Are <20 MHz
- Operates From Dual 2.5-V Supplies
- Available in a 48-Pin TSSOP Package or 56-Ball MicroStar Junior™ BGA Package
- Consumes < 200-µA Quiescent Current
- External Feedback PIN (FBIN, FBIN) Are Used to Synchronize the Outputs to the Input Clocks

#### description

The CDCV857A is a high-performance, low-skew, low-jitter zero delay buffer that distributes a differential clock input pair (CLK,  $\overline{CLK}$ ) to ten differential pairs of clock outputs (Y[0:9],  $\overline{Y[0:9]}$ ) and one differential pair of feedback clock output (FBOUT, FBOUT). The clock outputs are controlled by the clock inputs (CLK,  $\overline{CLK}$ ), the feedback clocks (FBIN, FBIN), and the analog power input (AV<sub>DD</sub>). When PWRDWN is high, the outputs switch in phase and frequency with CLK. When PWRDWN is low, all outputs are disabled to high impedance state (3-state), and the PLL is shut down (low power mode). The device also enters this low power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit will detect the low frequency condition and after applying a >20 MHz input signal this detection circuit turns on the PLL again and enables the outputs.

When AV<sub>DD</sub> is strapped low, the PLL is turned off and bypassed for test purposes. The CDCV857A is also able to track spread spectrum clocking for reduced EMI.

Since the CDCV857A is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCV857A is characterized for operation from 0°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

MicroStar Junior is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SCAS667A - APRIL 2001 - REVISED AUGUST 2002





SCAS667A - APRIL 2001 - REVISED AUGUST 2002

|                  | (Select Functions)           |         |         |        |        |             |   |              |  |  |  |  |
|------------------|------------------------------|---------|---------|--------|--------|-------------|---|--------------|--|--|--|--|
|                  | INPUT                        | 3       |         |        | PLL    |             |   |              |  |  |  |  |
| AV <sub>DD</sub> | W <sub>DD</sub> PWRDWN CLK C |         | CLK     | Y[0:9] | Y[0:9] | FBOUT FBOUT |   |              |  |  |  |  |
| GND              | Н                            | L       | Н       | L      | Н      | L           | Н | Bypassed/Off |  |  |  |  |
| GND              | Н                            | Н       | L       | Н      | L      | Н           | L | Bypassed/Off |  |  |  |  |
| Х                | L                            | L       | Н       | Z      | Z      | Z           | Z | Off          |  |  |  |  |
| Х                | L                            | Н       | L       | Z      | Z      | Z           | Z | Off          |  |  |  |  |
| 2.5 V (nom)      | Н                            | L       | Н       | L      | Н      | L           | Н | On           |  |  |  |  |
| 2.5 V (nom)      | Н                            | Н       | L       | Н      | L      | Н           | L | On           |  |  |  |  |
| 2.5 V (nom)      | Х                            | <20 MHz | <20 MHz | Z      | Z      | Z           | Z | Off          |  |  |  |  |

#### FUNCTION TABLE (Select Functions)

### functional block diagram





SCAS667A - APRIL 2001 - REVISED AUGUST 2002

| т                | ERMINAL                                       |                                                    |   | DESCRIPTION                                |
|------------------|-----------------------------------------------|----------------------------------------------------|---|--------------------------------------------|
| NAME             | DGG                                           | GQL                                                |   | DESCRIPTION                                |
| AGND             | 17                                            | H1                                                 |   | Ground for 2.5-V analog supply             |
| AV <sub>DD</sub> | 16                                            | G2                                                 |   | 2.5-V Analog supply                        |
| CLK, CLK         | 13, 14                                        | F1, F2                                             | Ι | Differential clock input                   |
| FBIN, FBIN       | 35, 36                                        | F5, F6                                             | I | Feedback differential clock input          |
| FBOUT, FBOUT     | 32, 33                                        | H6, G5                                             | 0 | Feedback differential clock output         |
| GND              | 1, 7, 8, 18,<br>24, 25, 31,<br>41, 42, 48     | A3, A4,<br>C1, C2,<br>C5, C6,<br>H2, H5,<br>K3, K4 |   | Ground                                     |
| PWRDWN           | 37                                            | E6                                                 | I | Output enable for Y and $\overline{Y}$     |
| VDDQ             | 4, 11, 12,<br>15, 21, 28,<br>34, 38, 45       | B3, B4,<br>E1, E2,<br>E5, G1,<br>G6, J3, J4        |   | 2.5-V Supply                               |
| Y[0:9]           | 3, 5, 10,<br>20, 22, 27,<br>29, 39, 44,<br>46 | A1, B2,<br>D1, J2,<br>K1, A6,<br>B5, D6,<br>J5, K6 | 0 | Buffered output copies of input clock, CLK |
| Y[0:9]           | 2, 6, 9, 19,<br>23, 26, 30,<br>40, 43, 47     | A2, B1,<br>D2, J1,<br>K2, A5,<br>B6, D5,<br>J6, K5 | 0 | Buffered output copies of input clock, CLK |

#### **Terminal Functions**

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>DDQ</sub> , AV <sub>DD</sub>          | 0.5 V to 3.6 V                   |
|--------------------------------------------------------------------|----------------------------------|
| Input voltage range, V <sub>I</sub> (see Notes 1 and 2)            | –0.5 V to V <sub>DDQ</sub> 0.5 V |
| Output voltage range, V <sub>O</sub> (see Notes 1 and 2)           | –0.5 V to V <sub>DDQ</sub> 0.5 V |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{DDQ}$ )     | ±50 mA                           |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{DDO}$ )    | ±50 mA                           |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{DDO})$     | ±50 mA                           |
| Continuous current to GND or V <sub>DDQ</sub>                      | ±100 mA                          |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): DGG package | 9°C/W                            |
| GQL package                                                        | 137.6°C/W                        |
| Storage temperature range T <sub>stg</sub>                         |                                  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. This value is limited to 3.6 V maximum.

3. The package thermal impedance is calculated in accordance with JESD 51.



SCAS667A - APRIL 2001 - REVISED AUGUST 2002

#### recommended operating conditions (see Note 4)

|                                                                 |      |                 | MIN                        | TYP                 | MAX                       | UNIT |  |
|-----------------------------------------------------------------|------|-----------------|----------------------------|---------------------|---------------------------|------|--|
| Supply voltage, V <sub>DDQ</sub> , AV <sub>DD</sub>             |      |                 | 2.3                        |                     | 2.7                       | V    |  |
|                                                                 | CLK, | CLK, FBIN, FBIN |                            |                     | V <sub>DDQ</sub> /2-0.18  | V    |  |
|                                                                 | PWR  | DWN             | -0.3                       |                     | 0.7                       | v    |  |
| High level input voltage, V <sub>IH</sub>                       |      | CLK, FBIN, FBIN | V <sub>DDQ</sub> /2 + 0.18 |                     |                           | V    |  |
|                                                                 |      | DWN             | 1.7                        |                     | V <sub>DDQ</sub> + 0.3    | v    |  |
| DC input signal voltage (see Note 5)                            | -0.3 |                 | V <sub>DDQ</sub>           | V                   |                           |      |  |
|                                                                 |      | CLK, FBIN       | 0.36                       |                     | V <sub>DDQ</sub> + 0.6    | V    |  |
| Differential input signal voltage, v[D (see Note 0)             | AC   | CLK, FBIN       | 0.7                        |                     | V <sub>DDQ</sub> + 0.6    | v    |  |
| Output differential cross-voltage, V <sub>OX</sub> (see Note 7) |      |                 | V <sub>DDQ</sub> /2 - 0.2  | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /2 + 0.2 | V    |  |
| Input differential pair cross-voltage, $V_{IX}$ (see Note 7)    |      |                 | V <sub>DDQ</sub> /2 - 0.2  |                     | V <sub>DDQ</sub> /2 + 0.2 | V    |  |
| High-level output current, IOH                                  |      |                 |                            |                     | -12                       | mA   |  |
| Low-level output current, IOL                                   |      |                 |                            |                     | 12                        | mA   |  |
| Input slew rate, SR                                             |      |                 | 1                          |                     | 4                         | V/ns |  |
| Operating free-air temperature, TA                              |      |                 | 0                          |                     | 85                        | °C   |  |

NOTES: 4. Unused inputs must be held high or low to prevent them from floating.

5. DC input signal voltage specifies the allowable dc execution of differential input.

6. Differential input signal voltage specifies the differential voltage |VTR – VCP| required for switching, where VTR is the true input level and VCP is the complementary input level.

7. Differential cross-point voltage is expected to track variations of VCC and is the voltage at which the differential signals must be crossing.



SCAS667A - APRIL 2001 - REVISED AUGUST 2002

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                            |            | TEST CO                                                                                           | ONDITIONS                                | MIN                    | түр†                      | MAX                    | UNIT |  |
|-----------------|------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------|------------------------------------------|------------------------|---------------------------|------------------------|------|--|
| VIK             | Input voltage                                        | All inputs | V <sub>DDQ</sub> = 2.3 V,                                                                         | lj = -18 mA                              |                        |                           | -1.2                   | V    |  |
| Val             |                                                      | utvoltogo  | V <sub>DDQ</sub> = min to max                                                                     | ., I <sub>OH</sub> = −1 mA               | V <sub>DDQ</sub> - 0.1 |                           |                        | V    |  |
| ⊻он             | High-level outp                                      | ut voltage | V <sub>DDQ</sub> = 2.3 V,                                                                         | I <sub>OH</sub> = -12 mA                 | 1.7                    |                           |                        | v    |  |
| Vai             |                                                      | it voltogo | V <sub>DDQ</sub> = min to max                                                                     | ., I <sub>OL</sub> = 1 mA                |                        |                           | 0.1                    | V    |  |
| VOL             |                                                      |            | V <sub>DDQ</sub> = 2.3 V,                                                                         |                                          |                        | 0.6                       | v                      |      |  |
| IOH             | High-level outp                                      | ut current | V <sub>DDQ</sub> = 2.3 V,                                                                         | $V_{O} = 1 V$                            | -18                    | -32                       |                        | mA   |  |
| IOL             | Low-level outpu                                      | ut current | V <sub>DDQ</sub> = 2.3 V,                                                                         | V <sub>O</sub> = 1.2 V                   | 26                     | 35                        |                        | mA   |  |
| Vo              | Output voltage swing                                 |            | Differential outputs                                                                              | are termineted with                      | 1.1                    |                           | V <sub>DDQ</sub> - 0.4 |      |  |
| Vox             | Output different cross-voltage§                      | ial        | 120 $\Omega$                                                                                      | V <sub>DDQ</sub> /2 - 0.2                | V <sub>DDQ</sub> /2    | V <sub>DDQ</sub> /2 + 0.2 | V                      |      |  |
| Ц               | Input current                                        |            | V <sub>DDQ</sub> = 2.7 V,                                                                         | $V_I = 0 V \text{ to } 2.7 V$            |                        |                           | ±10                    | μΑ   |  |
| I <sub>OZ</sub> | High-impedanc<br>output current                      | e-state    | V <sub>DDQ</sub> = 2.7 V,                                                                         | V <sub>O</sub> = V <sub>DDQ</sub> or GND |                        |                           | ±10                    | μA   |  |
| IDDPD           | Power down cu<br>V <sub>DDQ</sub> + AV <sub>DD</sub> | rrent on   | CLK and $\overline{\text{CLK}} = 0 \text{ M}$<br>$\Sigma$ of I <sub>DD</sub> and AI <sub>DD</sub> | Hz; PWRDWN = Low;                        |                        | 100                       | 200                    | μΑ   |  |
|                 |                                                      |            | Differential outputs                                                                              | f <sub>O</sub> = 180 MHz                 |                        | 275                       | 330                    |      |  |
|                 |                                                      |            | terminated with 120 $\Omega/CL = 14 \text{ pF}$                                                   | f <sub>O</sub> = 167 MHz                 |                        | 250                       | 300                    | m۵   |  |
| טטי             | Dynamic currer                                       |            | Differential outputs                                                                              | f <sub>O</sub> = 180 MHz                 |                        | 225                       | 275                    |      |  |
|                 |                                                      |            | $120 \ \Omega/CL = 0 \ pF$                                                                        | f <sub>O</sub> = 167 MHz                 |                        | 210                       | 250                    |      |  |
| Al              | Cupply ourroat                                       | on ///     | f <sub>O</sub> = 180 MHz                                                                          |                                          |                        | 10                        | 12                     | A    |  |
| AIDD            | Supply current                                       | OU AV DD   | f <sub>O</sub> = 167 MHz                                                                          |                                          |                        | 8                         | 10                     | ША   |  |
| CI              | Input capacitan                                      | се         | V <sub>CC</sub> = 2.5 V                                                                           | $V_{I} = V_{CC} \text{ or } GND$         | 2                      | 2.5                       | 3                      | pF   |  |
| CO              | Output capacita                                      | ance       | V <sub>CC</sub> = 2.5 V                                                                           | $V_{O} = V_{CC} \text{ or } GND$         | 2.5                    | 3                         | 3.5                    | pF   |  |

<sup>†</sup> All typical values are at respective nominal V<sub>DDQ</sub>.

<sup>‡</sup> The value of V<sub>OC</sub> is expected to be |VTR + VCP|/2. In case of each clock directly terminated by a 120-Ω resistor, where VTR is the true input signal voltage and VCP is the complementary input signal voltage.

§ Differential cross-point voltage is expected to track variations of VDDQ and is the voltage at which the differential signals must be crossing.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature

|       |                                   | MIN | MAX | UNIT |
|-------|-----------------------------------|-----|-----|------|
| forth | Operating clock frequency         | 60  | 190 | MHz  |
| CLK   | Application clock frequency       | 00  | 100 |      |
|       | Input clock duty cycle            | 40% | 60% |      |
|       | Stabilization time¶ (PLL mode)    |     | 10  | μs   |
|       | Stabilization time¶ (Bypass mode) |     | 30  | ns   |

¶ Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application.



SCAS667A - APRIL 2001 - REVISED AUGUST 2002

|                                     | PARAMETER                                        | TES       | ST CONDITIONS       | MIN TY | P <sup>†</sup> MAX | UNIT |  |
|-------------------------------------|--------------------------------------------------|-----------|---------------------|--------|--------------------|------|--|
| <sup>t</sup> PLH <sup>‡</sup>       | Low to high level propagation delay time         | Test mod  | e/CLK to any output |        | 4.5                | ns   |  |
| <sup>t</sup> PHL <sup>‡</sup>       | High-to low level propagation delay time         | Test mod  | e/CLK to any output |        | 4.5                | ns   |  |
| . 8                                 |                                                  | 66 MHz    |                     | -55    | 55                 | ps   |  |
| <sup>t</sup> jit(per) <sup>3</sup>  | Jitter (period), See Figure 6                    | 100/133/  | 167/180 MHz         | -35    | 35                 | ps   |  |
| ι δ                                 | litter (quele te quele). Cas Figure 2            | 66 MHz    |                     | -60    | 60                 |      |  |
| <sup>t</sup> jit(cc) <sup>3</sup>   | Jiller (cycle-io-cycle), See Figure 3            | 100/133/  | 167/180 MHz         | -50    | 50                 | ps   |  |
| <b>1</b>                            | Light partiad littler See Figure 7               | 66 MHz    |                     | -100   | 100                | ps   |  |
| <sup>i</sup> jit(hper) <sup>3</sup> | Hall-period jitter, See Figure /                 | 100/133/  | 167/180 MHz         | -75    | 75                 |      |  |
| <sup>t</sup> slr(i)                 | Input clock slew rate, See Figure 8              |           |                     | 1      | 4                  | V/ns |  |
| <sup>t</sup> slr(o)                 | Output clock slew rate, See Figure 8             |           |                     | 1      | 2                  | V/ns |  |
|                                     |                                                  |           | 66 MHz              | -180   | 180                |      |  |
|                                     |                                                  | SSC off   | 100/133 MHz         | -130   | 130                | ps   |  |
| <b>1</b>                            | Dynamic phase offset (this includes jitter), See |           | 167/180 MHz         | -90    | 90                 |      |  |
| ۲d(Ø)                               | Figure 4(b)                                      |           | 66 MHz              | -230   | 230                |      |  |
|                                     |                                                  | SSC on    | 100/133 MHz         | -170   | 170                |      |  |
|                                     |                                                  |           | 167/180 MHz         | -100   | 100                |      |  |
| tion                                | Statia phase offect. See Eigure 4(a)             | 66 MHz    |                     | -150   | 150                | ps   |  |
| '(Ø)                                | Static priase Uliset, See Figure 4(a)            | 100/133/  | 167/180 MHz         | -100   | 100                |      |  |
| tsk <sub>(0)</sub> ¶                | Output skew, See Figure 5                        |           |                     |        | 75                 | ps   |  |
| tr, tf                              | Output rise and fall times (20% – 80%)           | Load: 120 | ) Ω/14 pF           | 650    | 900                | ps   |  |

#### switching characteristics

<sup>†</sup> All typical values are at a respective nominal V<sub>DDQ</sub>. <sup>‡</sup> Refers to transition of noninverting output. <sup>§</sup> This parameter is assured by design but can not be 100% production tested. <sup>¶</sup> All differential output pins are terminated with 120  $\Omega$ /14 pF.



SCAS667A - APRIL 2001 - REVISED AUGUST 2002

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. IBIS Model Output Load (used for slew rate measurement)



NOTE: V(TT)= GND





 $t_{jit(cc)} = t_{c(n)} - t_{c(n+1)}$ 

Figure 3. Cycle-to-Cycle Jitter



SCAS667A - APRIL 2001 - REVISED AUGUST 2002





SCAS667A - APRIL 2001 - REVISED AUGUST 2002







#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qtv | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | J                  |      |                | (2)          | (6)                           | (0)                 |              | (40)           |         |
| CDCV857ADGG      | NRND   | TSSOP        | DGG                | 48   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 85      | CDCV857A       |         |
| CDCV857ADGGG4    | NRND   | TSSOP        | DGG                | 48   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 85      | CDCV857A       |         |
| CDCV857ADGGR     | NRND   | TSSOP        | DGG                | 48   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 85      | CDCV857A       |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

### PACKAGE OPTION ADDENDUM

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimension | ons are nomina | al |
|----------------|----------------|----|
|                |                |    |
|                |                |    |

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCV857ADGGR | TSSOP           | DGG                | 48   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

2-Apr-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCV857ADGGR | TSSOP        | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |



www.ti.com

2-Apr-2022

#### TUBE



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CDCV857ADGG   | DGG          | TSSOP        | 48   | 40  | 530    | 11.89  | 3600   | 4.9    |
| CDCV857ADGGG4 | DGG          | TSSOP        | 48   | 40  | 530    | 11.89  | 3600   | 4.9    |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated