

# INTEGRATED PHOTO FLASH CHARGER AND IGBT DRIVER

#### **FEATURES**

- Wide Input Voltage
  - VBAT = 1.4 V to 12 V
  - VCC = 2.7 V to 5.5 V
- Integrated 50-V Power Switch With Lower R<sub>ON</sub>
- Programmable Peak Current at Primary Side From 0.5 A to 2 A
- Optimized Switch ON/OFF Control for Fast Charging
- Charge Complete Detection at Primary Side With High Accuracy
- Integrated Insulated Gate Bipolar Transfer (IGBT) Driver
- 3-mm × 3-mm, 16-Pin QFN Package
- Protection
  - Overcurrent Protection (OCP)
  - Thermal Shutdown (TSD)

# **APPLICATIONS**

- Digital Still Cameras
- Optical Film Cameras
- Digital Video Camcorders
- Cell Phones

### **DESCRIPTION/ORDERING INFORMATION**

The TPS65563A offers a complete solution for a charging photo flash capacitor and flashing xenon tube with an insulated gate bipolar transfer (IGBT) driver. This device has an integrated voltage reference, power switch (SW), comparators for peak current detection/power SW turnon detection/charge complete detection, an IGBT driver, and control logics for charging applications/driving IGBT applications.

Compared with discrete solutions, this device reduces the component count, shrinks the total solution size, and erases the difficulty of design for xenon-tube applications.

Additional advantages are a fast charging time and high efficiency since this device has an optimized pulse width modulation (PWM) control algorithm for photo flash charging. In addition, this device has high accuracy for peak current detection and for charge completion detection. The distribution of charging time is smaller.

Other provisions of the device include sensing the output voltage at the primary side, programmable peak current at the primary side, protection features (thermal shutdown and overcurrent), an output pin for charge completion detection, and input pins for charge enable, flash acceptable, and flash on.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|---------------------------|-----------------------|------------------|
| 25°C to 95°C   | OFN                       | TPS65563ARGTT         | CHS              |
| -35°C to 85°C  | QFN                       | TPS65563ARGTR         | CHS              |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

ΔĀ

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.





Figure 1. Application Circuit





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                   |                         |                         | UNIT |
|------------------|-----------------------------------|-------------------------|-------------------------|------|
|                  | Supply voltage renge              | VCC, IGBT_VCC           | -0.6 to 6               | \/   |
|                  | Supply voltage range              | VBAT                    | -0.6 to 13              | V    |
| Vo               | Output voltage range of XFULL     | -0.6 to 6               | V                       |      |
| $V_{SW}$         | Switch terminal voltage range     | -0.6 to 50              | V                       |      |
| I <sub>SW</sub>  | Switch current between SW and GND |                         | 3                       | Α    |
| VI               | Input voltage range               | CHG, I_PEAK, F_ON, F_EN | –0.3 to V <sub>CC</sub> | V    |
| T <sub>stg</sub> | Storage temperature range         |                         | -40 to 150              | °C   |
| TJ               | Maximum junction temperature      |                         | 125                     | °C   |
| ESD rating       | Human Body Model (HBM) JES22-A114 |                         | 1.5                     | kV   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

|          |                                                         |      |     | MIN | MAX | UNIT |
|----------|---------------------------------------------------------|------|-----|-----|-----|------|
|          | Cumply voltage                                          |      | 2.7 | 5.5 | V   |      |
|          | Supply voltage                                          | VBAT |     | 1.4 | 12  | V    |
| $V_{SW}$ | Switch terminal voltage                                 |      |     |     | 45  | V    |
| $I_{SW}$ | Switch current between SW and GND                       |      |     |     | 2.3 | Α    |
| $V_{IH}$ | High-level digital input voltage at CHG, F_ON, and F_EN | N    |     | 2.0 |     | V    |
| $V_{IL}$ | Low-level digital input voltage at CHG, F_ON, and F_EN  |      |     | 0.6 | V   |      |
|          | Operating free-air temperature                          |      |     | -35 | 85  | °C   |

# **DISSIPATION RATINGS**

| PACKAGE | R <sub>θJA</sub> <sup>(1)</sup> | POWER RATINGS<br>T <sub>A</sub> < 25°C | POWER RATINGS RATE<br>T <sub>A</sub> = 85°C |
|---------|---------------------------------|----------------------------------------|---------------------------------------------|
| QFN     | 47.4°C/W                        | 2.11 W                                 | 0.844 W                                     |

(1) The thermal resistance, R<sub>θJA</sub>, is based on a soldered PowerPAD™ package on a 2S2P JEDEC board using thermal vias.

Product Folder Link(s): *TP*S65563A



# **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C, VBAT = 4.2 V, VCC = 3 V, IGBT\_VCC = 3 V,  $V_{SW} = 4.2$  V (unless otherwise noted)

|                                | PARAMETER                                    | TEST CONDITIONS                                     | MIN           | TYP           | MAX           | UNIT |
|--------------------------------|----------------------------------------------|-----------------------------------------------------|---------------|---------------|---------------|------|
| I <sub>CC1</sub>               | Supply current from VBAT                     | CHG = VCC, F_ON = GND,<br>F_EN = GND, XFULL = Hi-Z  |               | 140           | 200           | μА   |
| I <sub>CC2</sub>               | Supply current from VCC                      | CHG = VCC, F_ON = GND,<br>F_EN = GND, XFULL = Hi-Z  |               | 2             | 3             | mA   |
| I <sub>CC3</sub>               | Supply current from IGBT_VCC                 | CHG = GND, F_ON = VCC,<br>F_EN = VCC                |               | 14            | 20            | μА   |
| I <sub>CC4</sub>               | Supply current from VCC, IGBT_VCC, and VBAT  | CHG = GND, F_ON = GND,<br>F_EN = GND                |               |               | 1             | μА   |
| I <sub>LKG1_SW</sub>           | Leakage current of SW                        | V <sub>SW</sub> = 4.2 V                             |               |               | 2             | μΑ   |
| I <sub>LKG2_SW</sub>           | Leakage current of SW                        | V <sub>SW</sub> = 45 V                              |               |               | 500           | μΑ   |
| I <sub>sink</sub>              | Sink current at I_PEAK                       | VCC = V <sub>I_PEAK</sub> = 3 V                     |               |               | 0.1           | μΑ   |
| I <sub>PEAK1</sub>             | Lower point of I <sub>SW</sub>               | $V_{I\_PEAK} = 0.1V$                                | 0.42          | 0.62          | 0.82          | Α    |
| I <sub>PEAK2</sub>             | Middle point of I <sub>SW</sub>              | V <sub>I_PEAK</sub> = 0.65 V                        | 1.1           | 1.3           | 1.5           | Α    |
| I <sub>PEAK3</sub>             | Upper point of I <sub>SW</sub>               | V <sub>I_PEAK</sub> = 1.5 V                         | 1.8           | 2             | 2.2           | Α    |
| R <sub>ON_XFULL</sub>          | ON resistance between XFULL and GND          | I <sub>X_FULL</sub> = 1 mA                          |               | 1.5           | 3             | kΩ   |
| R <sub>ON_SW</sub>             | ON resistance between SW and GND             | I <sub>SW</sub> = 1 A, VCC = 3 V                    |               | 0.4           | 0.7           | Ω    |
| R <sub>G_IGBT_N</sub>          | G_IGBT_N ON resistance                       | I <sub>G_IGBT_N</sub> = 100 mA                      | 3             | 5             | 7.5           | Ω    |
| R <sub>G_IGBT_P</sub>          | G_IGBT_P ON resistance                       | $I_{G\_IGBT\_P} = 100 \text{ mA}$                   | 3             | 5             | 7.5           | Ω    |
| R <sub>INPD</sub>              | Pulldown resistance of CHG, F_ON, and F_EN   | $V_{CHG}$ , $V_{F\_ON}$ , $V_{F\_EN} = 3 \text{ V}$ |               | 100           |               | kΩ   |
| T <sub>SD</sub> <sup>(1)</sup> | Thermal shutdown detection temperature       |                                                     | 140           | 150           | 160           | °C   |
| V <sub>FULL</sub>              | Charge completion detection voltage at SW    |                                                     | VBAT+2<br>8.6 | VBAT+<br>29   | VBAT+2<br>9.4 | ٧    |
| $V_{ZERO}$                     | Zero current detection at SW                 |                                                     | VBAT<br>+10m  | VBAT+<br>25m  | VBAT<br>+40m  | ٧    |
| V <sub>OCP</sub>               | Overcurrent protection trigger voltage at SW |                                                     | VBAT<br>–150m | VBAT<br>-100m | VBAT<br>–50m  | V    |

<sup>(1)</sup> Specified by design

# **SWITCHING CHARACTERISTICS**

 $T_A$  = 25°C, VBAT = 4.2 V, VCC and IGBT\_VCC = 3 V,  $V_{SW}$  = 4.2 V (unless otherwise noted)

| I            | PARAMETER                                        | TEST CONDITIONS                                                      | MIN                                                             | TYP | MAX | UNIT |
|--------------|--------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------|-----|-----|------|
|              | t <sub>PD</sub> <sup>(1)</sup> Propagation delay | G_IGBT turns high/low after F_ON/F_EN turns high/low                 |                                                                 | 25  |     |      |
| <b>.</b> (1) |                                                  | SW OFF after I <sub>SW</sub> exceeds the threshold defined by I_PEAK |                                                                 | 75  |     | ns   |
| LPD`         |                                                  | Propagation delay                                                    | XFULL turns low after V <sub>SW</sub> exceeds V <sub>FULL</sub> |     | 200 |      |
|              |                                                  | SW ON after CHG turns high                                           |                                                                 | 50  | 150 | μs   |

(1) Specified by design





## **TERMINAL FUNCTIONS**

| TERMINAL I/O |          | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                  |
|--------------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.          | NAME     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                  |
| 1, 2         | SW       | 0   | Primary-side power MOSFET switch. Connect SW to the switched side of the transformer.                                                                                                                                                                        |
| 3            | VBAT     | I   | Battery voltage monitor input for detecting OFF timing of power MOSFET. Connect VBAT to an input voltage from battery. The arrowable range is from 1.4 V to 12 V. Bypass VBAT to GND with a $10$ - $\mu$ F ceramic capacitor as close to the IC as possible. |
| 4            | I_PEAK   | I   | Primary-side peak current control input. The voltage at I_PEAK sets the peak current into SW. See the <i>Programming Peak Current</i> section for details on selecting V <sub>I_PEAK</sub> .                                                                 |
| 6            | CHG      | I   | Charge enable/disable input. Drive CHG high to start charging the output capacitor. Drive CHG low to terminate charging.                                                                                                                                     |
| 7            | F_ON     | 1   | Flash enable/disable. High level is xenon flash on with F_EN being high. Low level is xenon flash off even if F_EN is high.                                                                                                                                  |
| 8            | F_EN     | I   | Flash acceptable. High level is acceptable to xenon flash on with F_ON pin. Low level forces disable of xenon flash on even if F_ON is high.                                                                                                                 |
| 9            | XFULL    | 0   | Charge completion indicator. XFULL is an open-drain output that pulls low once the output is fully charged. XFULL is high impedance during charging and all fault conditions. The recovery condition from low to high is to turn low at the CHG pin only.    |
| 10           | VCC      | I   | Power supply. VCC is the gate drive supply and IC supply. The allowable range is from 2.7 V to 5.5 V. Bypass VCC to GND with a 1-μF ceramic capacitor as close to the IC as possible.                                                                        |
| 11           | IGBT_VCC | 0   | Power supply for IGBT driver block                                                                                                                                                                                                                           |
| 12           | G_IGBT_P | 0   | IGBT gate driver output for turning on G_IGBT swings from GND to IGBT_VCC to drive external IGBT devices. The external resistor is needed. The value depends on the characteristics of IGBT.                                                                 |
| 13           | G_IGBT_N | 0   | IGBT gate driver output for turning off G_IGBT swings from IGBT_VCC to GND to drive external IGBT devices. The external resistor is needed. The value depends on the characteristics of IGBT.                                                                |
| 5, 14, 15    | GND      | -   | Ground for power and IC internal circuits. Connect to the ground plane.                                                                                                                                                                                      |
| 16           | TEST_GND | -   | Used by TI, should be connected to GND and ground plane                                                                                                                                                                                                      |

Copyright © 2008, Texas Instruments Incorporated





Figure 2. Block Diagram





Figure 3. I/O Equivalent Circuits

#### PRINCIPLES OF OPERATION



Figure 4. Charging Sequence Chart

## Start/Stop Charging

The TPS65563A has an enable/disable pin for charging (CHG). The only way to start charging is to input a high-level signal into CHG (see A and C in Figure 2). This high level is latched by internal D-FF shown in Figure 2. The internal enable (ENA) signal goes up with some delay, which is specified as SW ON after CHG↑ in Switching Characteristics. This is to avoid incorrect operation with a pulsed noise at CHG.

To stop charging, there are three trigger events:

- Forced stop by inputting a low level at CHG (see B in Figure 4)
- Automatic stop by detecting a full charge. VOUT reaches the target value (see D in Figure 4).
- Protected stop by detecting an overcurrent protection (OCP) on the SW pin

When the host inputs the high-level signal into CHG, the voltage of VCC and VBAT must meet the recommended range; VBAT is from 1.4 V to 12 V, VCC is from 2.7 V to 5.5 V. It is acceptable to start recharging after a forced stop controlled by CHG (see C in Figure 4).

### **Charging Status Indication**

When the charging operation is complete, the TPS65563A drives the charge completion indicator pin, XFULL, to a low level. A controller can detect the status of the device as a logic signal when it is connected through a pullup resistor (R1) (see Figure 1). The only way to reset the indication at XFULL is to input a low level into CHG (see Figure 4).

The XFULL output enables the controller to find the device-protected situation. If overcurrent protection (OCP) occurs, XFULL never goes to a low level when CHG is at a high level. Therefore, the controller detects OCP by measuring the time from turning CHG to a high level to turning XFULL to a low level. If the duration is longer than the maximum designed charge time, OCP occurs.



## **Charging Control**

Figure 5 shows a timing diagram at beginning/ending. The TPS65563A provides three comparators to control the charging operation. U1 is the  $V_{FULL}$  comparator to detect the charge completion, U2 is the  $V_{ZERO}$  comparator to detect the turn-on time of the power SW, and U3 is the  $I_{PEAK}$  comparator to detect the turn-off time of the power SW.



Figure 5. Beginning/Ending Timing

While the power SW is ON, the  $I_{PEAK}$  comparator (U3) monitors current flow through the power SW from SW to GND. When the current at SW ( $I_{SW}$ ) exceeds the threshold defined by the voltage of the  $I_{PEAK}$  pin ( $I_{PEAK}$ ), the power SW turns OFF.

After the power SW turns OFF, the spike voltage occurs immediately because of leakage inductance at the primary side. It might cause the power SW to break. To avoid this, the leakage inductance should be reduced as much as possible.

When the power SW is OFF, the magnetic energy in the transformer starts discharging from the primary side to the secondary side. During this discharge, the  $V_{ZERO}$  comparator (U2) monitors the kickback voltage at the primary side to compare it with the VBAT voltage. The kickback voltage increases rapidly until the diode placed at secondary side turns ON. The diode turns ON when the voltage of secondary side of the transformer reaches more than the voltage of the output capacitor. After the diode turns ON, the kickback voltage is almost stable until the magnetic energy at the primary side discharges completely.

After the discharge stops, the small amount of energy left in the transformer is released via parasitic paths, and the kickback voltage reaches almost zero voltage. During this period, U2 makes the power SW turn ON when  $(V_{SW} - VBAT)$  drops from  $V_{ZERO}$ .

The  $V_{FULL}$  comparator (U1) also monitors the kickback voltage. When  $V_{SW}$  – VBAT exceeds  $V_{FULL}$ , the TPS65563A stops the charging operation. After detection, XFULL goes to low level to indicate charge completion. After charge completion, the TPS65563A immediately goes into disable mode with the internal ENA automatically turning to a low level. The purpose is to save the consumption power.

Copyright © 2008, Texas Instruments Incorporated



In Figure 5, ON time is almost the same period in every switch cycle. But the current at SW always starts from negative value because of the Trr of the diode. Because of this, ON time depends on Trr. ON time is calculated by Equation 1.

$$T_{ON(n)} = L_P \frac{I_{PEAK}}{VBAT} + Trr(n)$$
(1)

Where:

 $T_{ON(n)} = ON$  time at n cycle switching Lp = Inductance of primary side  $I_{PEAK} = Peak$  current at primary side

VBAT = Battery voltage

Trr(n) = Reverse recovery time at n cycle switching

OFF time is dependant on output voltage. As the output voltage gets higher, OFF time gets shorter (see Equation 2).

$$T_{OFF(n)} = N \times L \frac{I_{PEAK}}{V_{OUT(n)}}$$
 (2)

Where:

 $T_{OFF(n)} = OFF$  time at n cycle switching

N = Turn ratio of transformer

 $V_{OUT(n)} = Output voltage at n cycle switching$ 

### **Programming Peak Current**

The TPS65563A provides a method to program the peak primary current with a voltage applied to the I\_PEAK pin. Figure 6 shows how to program I<sub>PEAK</sub>.

Figure 6 shows the relationship between I\_PEAK pin voltage and a peak current at the primary side. This function has the analog slope controlled by I\_PEAK. The maximum voltage to control peak current at the primary side is around 1.2 V and it is acceptable to input the voltage up to VCC.



Figure 6. I\_PEAK Pin Voltage vs Peak Current at Primary Side

10



Typical usages of this function are:

- Setting the peak charging currents based on the battery voltage. The easiest way is to connect a resistive divider with battery voltage. This saves battery life.
- Reducing peak current at the primary side when the system powers a zoom-lens motor. This avoids
  inadvertent shutdowns due to a large current from the battery.

In Figure 1, three optional connections to I PEAK are shown:

- 1. Use the controller to input PWM signal with RC filter.
- 2. Use a digital-to-analog converter (DAC).
- 3. Use a resistive divider to input a fixed value into I\_PEAK.

Methods 1 and 2 make it possible to delicately control peak current at the primary side. For example, set higher current during initial charging, but set lower current just before complete charging. This effectively saves the battery life.

### **IGBT Driver Control**

The TPS65563A integrates an IGBT driver for flashing the xenon tube. After charge completion, the xenon tube allows turnon with the IGBT driver. If the earlier flashing is needed before charge completion, the confirmation of the lowest allowable flashing voltage to apply to the xenon tube is required.

G\_IGBT should be connected to the gate of IGBT as close as possible to avoid the misoperation of flashing or breaking the gate of IGBT. The output voltage of G\_IGBT voltage depends on IGBT\_VCC. The rise time and fall time of G\_IGBT are almost the same because the TPS65563A does not include a pullup/pulldown resistor for the IGBT driver. The rise time and fall time should be met with the value specified in the data sheet of the IGBT to avoid breaking the IGBT.

The IGBT drive has two logic inputs, one is flash acceptable (F\_EN) and the other is flash enable (F\_ON). To turn on the xenon tube, high-level signal should be inputted into both F\_EN and F\_ON. It is acceptable to connect both F\_EN and F\_ON if simple control is preferred.

#### **Protection**

The TPS65563A provides two protection mechanisms; thermal shutdown and overcurrent protection.

## Thermal Shutdown (TSD)

Once the TPS65563A die temperature reaches a specific temperature, the operation is immediately latched off. To recover the operation, the TPS65563A die temperature should be lower than a specific temperature and forced to a low level at CHG if protection is needed.

## **Overcurrent Protection (OCP)**

The TPS65563A has OCP at the SW pin. The TPS65563A is latched off if the SW pin is dropped to compare VBAT pin voltage during the switch ON time. The threshold is specified in Overcurrent Protection Trigger Voltage at SW in Electrical Characteristics. To recover the operation, the CHG level is forced to a low level after protection occurs and peak current is less than threshold.

Copyright © 2008, Texas Instruments Incorporated



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS65563ARGTR    | ACTIVE        | VQFN         | RGT                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -35 to 85    | CHS                     | Samples |
| TPS65563ARGTT    | ACTIVE        | VQFN         | RGT                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -35 to 85    | CHS                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65563ARGTR | VQFN            | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS65563ARGTT | VQFN            | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



# \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS65563ARGTR | VQFN         | RGT             | 16   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS65563ARGTT | VQFN         | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated