









SN54AHCT86, SN74AHCT86

SCLS250P - OCTOBER 1995 - REVISED OCTOBER 2023

# **SNx4AHCT86 Quadruple 2-Input Exclusive-OR Gates**

#### 1 Features

- Inputs are TTL-voltage compatible
- Latch-up performance exceeds 250 mA per JESD 17
- On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.
- ESD protection exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)

## 2 Applications

- Server
- PCs and notebooks
- **Network switches**
- Wearable health and fitness devices
- Telecom infrastructures
- Electronic points-of-sale

#### 3 Description

The SNx4AHCT86 devices are quadruple 2-input exclusive-OR gates. These devices perform the Boolean function  $Y = A \times B$  or  $Y = \overline{A}B + A \overline{B}$  in positive logic.

#### Package Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE         | BODY SIZE (NOM)    |  |  |
|--------------|-----------------|--------------------|--|--|
|              | J (CDIP, 14)    | 19.56 mm × 6.67 mm |  |  |
| SN54AHCT86   | W (CFP, 14)     | 13.09 mm × 6.92 mm |  |  |
|              | FK (LCCC, 20)   | 8.89 mm × 8.89 mm  |  |  |
|              | N (PDIP , 14)   | 19.3 mm × 6.35 mm  |  |  |
|              | D (SOIC, 14)    | 8.65 mm × 3.91 mm  |  |  |
|              | NS (SOP, 14)    | 10.30 mm × 5.30 mm |  |  |
| SN74AHCT86   | DB (SSOP, 14)   | 6.20 mm × 5.30 mm  |  |  |
| SINTAALICTOO | PW (TSSOP, 14)  | 5.00 mm × 4.40 mm  |  |  |
|              | DGV (TVSOP, 14) | 3.60 mm × 4.40 mm  |  |  |
|              | RGY (VQFN, 14)  | 3.50 mm × 3.50 mm  |  |  |
|              | BQA (WQFN, 14)  | 3.00 mm × 2.50 mm  |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.

An exclusive-OR gate has many applications, some of which can be represented better by alternative logic symbols.



These are five equivalent exclusive-OR symbols valid for an SN74AHCT86 gate in positive logic; negation may be shown at any two ports.

### LOGIC-IDENTITY ELEMENT



The output is active (low) if all inputs stand at the same logic level (that is, A = B).

#### **EVEN-PARITY ELEMENT**



The output is active (low) if an even number of inputs (that is, 0 or 2) are active.

### Simplified Schematic

#### **ODD-PARITY ELEMENT**



The output is active (high) if an odd number of inputs (that is, only 1 of the 2) are active.



# **Table of Contents**

| 1 Features                                     | 1         | 8.1 Overview                                         | 9  |
|------------------------------------------------|-----------|------------------------------------------------------|----|
| 2 Applications                                 |           | 8.2 Functional Block Diagram                         |    |
| 3 Description                                  |           | 8.3 Feature Description                              |    |
| 4 Revision History                             |           | 8.4 Device Functional Modes                          |    |
| 5 Pin Configuration and Functions              |           | 9 Application and Implementation                     |    |
| 6 Specifications                               |           | 9.1 Application Information                          |    |
| 6.1 Absolute Maximum Ratings                   |           | 9.2 Typical Application                              | 10 |
| 6.2 ESD Ratings                                |           | 9.3 Power Supply Recommendations                     | 11 |
| 6.3 Recommended Operating Conditions           |           | 9.4 Layout                                           |    |
| 6.4 Thermal Information                        |           | 10 Device and Documentation Support                  |    |
| 6.5 Electrical Characteristics                 | 6         | 10.1 Receiving Notification of Documentation Updates |    |
| 6.6 Switching Characteristics                  | 6         | 10.2 Support Resources                               |    |
| 6.7 Noise Characteristics                      |           | 10.3 Trademarks                                      |    |
| 6.8 Operating Characteristics                  |           | 10.4 Electrostatic Discharge Caution                 | 12 |
| 6.9 Typical Characteristics                    |           | 10.5 Glossary                                        |    |
| 7 Parameter Measurement Information            |           | 11 Mechanical, Packaging, and Orderable              |    |
| 8 Detailed Description                         | 9         | Information                                          | 12 |
| ·                                              |           |                                                      |    |
|                                                |           |                                                      |    |
| 4 Revision History                             |           |                                                      |    |
| NOTE: Page numbers for previous revisions may  | diffor fr | om nage numbers in the current version               |    |
| INOTE. Fage numbers for previous revisions may | umer n    | on page numbers in the current version.              |    |

| C | Changes from Revision O (May 2023) to Revision P (October 2023)                                                                                                | Page |  |  |  |  |  |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|
| • | pdated RθJA values: D = 97.5 to 124.5, PW = 125.1 to 147.7; Updated D and PW packages for RθJC(θJB, ΨJT, ΨJB, and RθJC(bot), all values in °C/W                |      |  |  |  |  |  |
|   |                                                                                                                                                                |      |  |  |  |  |  |
| C | Changes from Revision N (August 2014) to Revision O (May 2023)                                                                                                 | Page |  |  |  |  |  |
| _ | Changes from Revision N (August 2014) to Revision O (May 2023)  Updated the numbering format for tables, figures, and cross-references throughout the document |      |  |  |  |  |  |
| • |                                                                                                                                                                | 1    |  |  |  |  |  |



# **5 Pin Configuration and Functions**



Figure 5-1. SN54AHCT86 J or W Package, 14-Pin (Top View) SN74AHCT86 D, DB, DGV, N, NS, or PW Package, 14-Pin (Top View)



Figure 5-2. SN74AHCT86 RGY or BQA Package, 14-Pin (Top View)



Figure 5-3. SN54AHCT86 FK Package, 20-Pin (Top View)

**Table 5-1. Pin Functions** 

|                 |                          | PIN         |       |                        |                     |               |  |  |
|-----------------|--------------------------|-------------|-------|------------------------|---------------------|---------------|--|--|
|                 | SN74A                    | нст86       | SN54A | НСТ86                  | TYPE <sup>(1)</sup> | DESCRIPTION   |  |  |
| NAME            | D, DB, DGV,<br>N, NS, PW | RGY,<br>BQA | J, W  | FK                     | 11156               | DESCRIPTION   |  |  |
| 1A              | 1                        | 1           | 1     | 2                      | - 1                 | 1A Input      |  |  |
| 1B              | 2                        | 2           | 2     | 3                      | I                   | 1B Input      |  |  |
| 1Y              | 3                        | 3           | 3     | 4                      | 0                   | 1Y Output     |  |  |
| 2A              | 4                        | 4           | 4     | 6                      | 1                   | 2A Input      |  |  |
| 2B              | 5                        | 5           | 5     | 8                      | 1                   | 2B Input      |  |  |
| 2Y              | 6                        | 6           | 6     | 9                      | 0                   | 2Y Output     |  |  |
| 3Y              | 8                        | 8           | 8     | 12                     | 0                   | 3Y Output     |  |  |
| 3A              | 9                        | 9           | 9     | 13                     | 1                   | 3A Input      |  |  |
| 3B              | 10                       | 10          | 10    | 14                     | 1                   | 3B Input      |  |  |
| 4Y              | 11                       | 11          | 11    | 16                     | 0                   | 4Y Output     |  |  |
| 4A              | 12                       | 12          | 12    | 18                     | I                   | 4A Input      |  |  |
| 4B              | 13                       | 13          | 13    | 19                     | I                   | 4B Input      |  |  |
| GND             | 7                        | 7           | 7     | 10                     | _                   | Ground Pin    |  |  |
| NC              | _                        | _           | _     | 1, 5, 7,<br>11, 15, 17 | _                   | No Connection |  |  |
| V <sub>CC</sub> | 14                       | 14          | 14    | 20                     | _                   | Power Pin     |  |  |



#### **Table 5-1. Pin Functions (continued)**

|             |                          | PIN         |       | ,     |                     |             |  |
|-------------|--------------------------|-------------|-------|-------|---------------------|-------------|--|
| NAME        | SN74A                    | НСТ86       | SN54A | НСТ86 | TYPE <sup>(1)</sup> | DESCRIPTION |  |
|             | D, DB, DGV,<br>N, NS, PW | RGY,<br>BQA | J, W  | FK    |                     | DESCRIPTION |  |
| Thermal Pad | _                        | PAD         | _     | _     | _                   | Thermal Pad |  |

(1) I = input, O = output



### **6 Specifications**

### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                                   |                                       | MIN  | MAX                   | UNIT |
|-----------------|---------------------------------------------------|---------------------------------------|------|-----------------------|------|
| $V_{CC}$        | Supply voltage range                              |                                       | -0.5 | 7                     | V    |
| VI              | Input voltage range <sup>(2)</sup>                |                                       | -0.5 | 7                     | V    |
| Vo              | Output voltage range <sup>(2)</sup>               |                                       | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub> | Input clamp current                               | V <sub>I</sub> < 0                    |      | -20                   | mA   |
| I <sub>OK</sub> | Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$           |      | ±20                   | mA   |
| Io              | Continuous output current                         | V <sub>O</sub> = 0 to V <sub>CC</sub> |      | ±25                   | mA   |
|                 | Continuous current through V <sub>CC</sub> or GND |                                       |      | ±50                   | mA   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                          |                                                                                 | MIN | MAX  | UNIT |  |
|--------------------|--------------------------|---------------------------------------------------------------------------------|-----|------|------|--|
| T <sub>stg</sub>   | Storage temperature rang | e                                                                               | -65 | 150  | °C   |  |
| V                  | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>     | 0   | 2000 | V    |  |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | 0   | 1000 | V    |  |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    | SN54AH | CT86            | SN74AHCT86 |                 | UNIT |
|-----------------|------------------------------------|--------|-----------------|------------|-----------------|------|
|                 |                                    | MIN    | MAX             | MIN        | MAX             | UNII |
| V <sub>CC</sub> | Supply voltage                     | 4.5    | 5.5             | 4.5        | 5.5             | V    |
| V <sub>IH</sub> | High-level input voltage           | 2      |                 | 2          |                 | V    |
| V <sub>IL</sub> | Low-level input voltage            |        | 0.8             |            | 0.8             | V    |
| VI              | Input voltage                      | 0      | 5.5             | 0          | 5.5             | V    |
| Vo              | Output voltage                     | 0      | V <sub>CC</sub> | 0          | V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current          |        | -8              |            | -8              | mA   |
| I <sub>OL</sub> | Low-level output current           |        | 8               |            | 8               | mA   |
| Δt/Δν           | Input transition rise or fall rate |        | 20              |            | 20              | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     | -55    | 125             | -40        | 125             | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### **6.4 Thermal Information**

|                       |                                              |       |         |       | SNx4AH | ICT86 |       |      |      |      |  |  |  |
|-----------------------|----------------------------------------------|-------|---------|-------|--------|-------|-------|------|------|------|--|--|--|
|                       | THERMAL METRIC(1)                            | D     | DB      | DGV   | N      | NS    | PW    | RGY  | BQA  | UNIT |  |  |  |
|                       |                                              |       | 14 PINS |       |        |       |       |      |      |      |  |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 124.5 | 109.5   | 133.3 | 59.7   | 92.2  | 147.7 | 59.0 | 88.3 |      |  |  |  |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 78.8  | 62.1    | 55.6  | 47.3   | 49.8  | 77.4  | 72.5 | 90.9 |      |  |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 81    | 56.9    | 66.3  | 39.5   | 51.0  | 90.9  | 35.0 | 56.8 |      |  |  |  |
| Ψυτ                   | Junction-to-top characterization parameter   | 37    | 22.6    | 7.8   | 32.4   | 15.7  | 27.2  | 3.9  | 9.9  | °C/W |  |  |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 80.6  | 56.3    | 56.6  | 39.4   | 50.6  | 90.2  | 35.1 | 56.7 |      |  |  |  |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A   | N/A     | N/A   | N/A    | N/A   | N/A   | 15.4 | 33.4 |      |  |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                       | TEST CONDITIONS                                               | V <sub>cc</sub> | V <sub>CC</sub> T <sub>A</sub> = 25°C |     | SN54AHCT86 |     | -40°C to 85°C<br>SN74AHCT86 |     | -40°C to 125°C<br>SN74AHCT86 |     | UNIT |    |
|---------------------------------|---------------------------------------------------------------|-----------------|---------------------------------------|-----|------------|-----|-----------------------------|-----|------------------------------|-----|------|----|
|                                 |                                                               |                 | MIN                                   | TYP | MAX        | MIN | MAX                         | MIN | MAX                          | MIN | MAX  |    |
| V                               | I <sub>OH</sub> = -50 μA                                      | 4.5 V           | 4.4                                   | 4.5 |            | 4.4 |                             | 4.4 |                              | 4.4 |      | V  |
| $V_{OH}$                        | I <sub>OH</sub> = -8 mA                                       | 4.5 V           | 3.94                                  |     |            | 3.8 |                             | 3.8 |                              | 3.8 |      | V  |
| I <sub>OL</sub> =               | I <sub>OL</sub> = 50 μA                                       | 4.5 V           |                                       |     | 0.1        |     | 0.1                         |     | 0.1                          |     | 0.1  | V  |
| $V_{OL}$                        | I <sub>OL</sub> = 8 mA                                        |                 |                                       |     | 0.36       |     | 0.44                        |     | 0.44                         |     | 0.44 | V  |
| l <sub>l</sub>                  | V <sub>I</sub> = 5.5 V or GND                                 | 0 V to<br>5.5 V |                                       |     | ±0.1       |     | ±1 <sup>(1)</sup>           |     | ±1                           |     | ±1   | μΑ |
| Icc                             | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V           |                                       |     | 2          |     | 20                          |     | 20                           |     | 20   | μA |
| ΔI <sub>CC</sub> <sup>(2)</sup> | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V           |                                       |     | 1.35       |     | 1.5                         |     | 1.5                          |     | 1.5  | mA |
| C <sub>i</sub>                  | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V             |                                       | 4   | 10         |     |                             |     | 10                           |     |      | pF |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC} = 0 \text{ V}$ .

### **6.6 Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted) (see Figure 7-1)

| PARAMETER        | FROM TO (INPUT) |           | LOAD<br>CAPACITANCE    | T <sub>A</sub> = 25°C |                      | -55°C to 125°C<br>SN54AHCT86 |      | -40°C to 85°C<br>SN74AHCT86 |     | -40°C to 125°C<br>SN74AHCT86 |     | UNIT |
|------------------|-----------------|-----------|------------------------|-----------------------|----------------------|------------------------------|------|-----------------------------|-----|------------------------------|-----|------|
|                  | (1141 01)       | (0011 01) | CAFACITANCE            | MIN TYP               | MAX                  | MIN                          | MAX  | MIN                         | MAX | MIN                          | MAX |      |
| t <sub>PLH</sub> | A or B          |           | C <sub>L</sub> = 15 pF | 5(1)                  | 6.9 <mark>(1)</mark> | 1 <sup>(1)</sup>             | 8(1) | 1                           | 8   | 1                            | 9   |      |
| t <sub>PHL</sub> | AOIB            | Ť         |                        | 5(1)                  | 6.9 <sup>(1)</sup>   | 1 <sup>(1)</sup>             | 8(1) | 1                           | 8   | 1                            | 9   | ns   |
| t <sub>PLH</sub> | A or B          | A or B Y  | C <sub>L</sub> = 50 pF | 5.5                   | 8.8                  | 1                            | 10   | 1                           | 9   | 1                            | 11  |      |
| t <sub>PHL</sub> |                 |           |                        | 5.5                   | 8.8                  | 1                            | 10   | 1                           | 9   | 1                            | 11  | ns   |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

<sup>(2)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.



#### **6.7 Noise Characteristics**

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}C^{(1)}$ 

|                    | PARAMETER                                     | SN  | SN74AHCT86 |      |      |  |  |
|--------------------|-----------------------------------------------|-----|------------|------|------|--|--|
|                    | FARAMETER                                     | MIN | TYP        | MAX  | UNIT |  |  |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |     | 0.4        | 0.8  | V    |  |  |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.4       | -0.8 | V    |  |  |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 4.4 |            |      | V    |  |  |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2   |            |      | V    |  |  |
| $V_{IL(D)}$        | Low-level dynamic input voltage               |     |            | 0.8  | V    |  |  |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

# **6.8 Operating Characteristics**

 $V_{CC}$  = 5 V,  $T_A$  = 25°C

|          | PARAMETER                     | TEST CO  | TYP       | UNIT |    |
|----------|-------------------------------|----------|-----------|------|----|
| $C_{pd}$ | Power dissipation capacitance | No load, | f = 1 MHz | 18   | pF |

# **6.9 Typical Characteristics**





#### 7 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 7-1. Load Circuit and Voltage Waveforms



### **8 Detailed Description**

#### 8.1 Overview

The SNx4AHCT86 devices are quadruple 2-input exclusive-OR gates. These devices perform the Boolean function  $Y = A \times B$  or  $Y = \overline{A}B + A \overline{B}$  in positive logic.

The inputs are TTL compatible allowing 3.3 V to 5 V translation.

#### 8.2 Functional Block Diagram

An exclusive-OR gate has many applications, some of which can be represented better by alternative logic symbols.



These are five equivalent exclusive-OR symbols valid for an SN74AHCT86 gate in positive logic; negation may be shown at any two ports.



Figure 8-1. Exclusive-OR Logic

#### 8.3 Feature Description

- TTL inputs
  - Lowered switching threshold allows up translation 3.3 V to 5 V
- · Slow edges reduce output ringing

#### 8.4 Device Functional Modes

Table 8-1. Function Table (Each Gate)

| INP | UTS | OUTPUT |  |  |  |  |
|-----|-----|--------|--|--|--|--|
| Α   | В   | Y      |  |  |  |  |
| L   | L   | L      |  |  |  |  |
| L   | Н   | н      |  |  |  |  |
| Н   | L   | н      |  |  |  |  |
| Н   | Н   | L      |  |  |  |  |

## 9 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The SNx4AHCT86 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8-V  $V_{IL}$  and 2-V  $V_{IH}$ . This feature makes the device ideal for translating up from 3.3 V to 5 V. Figure 9-2 shows this type of translation.

#### 9.2 Typical Application



Figure 9-1. Typical Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended input conditions:
  - Rise time and fall time specs: see (Δt/ΔV) in the Recommended Operating Conditions table.
  - Specified High and low levels: see (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>
- 2. Recommend output conditions:
  - · Load currents should not exceed 25 mA per output and 75 mA total for the part
  - Outputs should not be pulled above V<sub>CC</sub>

#### 9.2.3 Application Curves



#### 9.3 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple  $V_{CC}$  pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 9-3 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ ; whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs so they cannot float when disabled.

#### 9.4.2 Layout Example



Figure 9-3. Layout Diagram

### 10 Device and Documentation Support

### 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

18-May-2024 www.ti.com

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5)                  | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|---------------------|--------------|------------------------------------------|---------|
| 5962-9681701Q2A  | ACTIVE     | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-<br>9681701Q2A<br>SNJ54AHCT<br>86FK | Samples |
| 5962-9681701QCA  | ACTIVE     | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-9681701QC<br>A<br>SNJ54AHCT86J      | Samples |
| SN74AHCT86BQAR   | ACTIVE     | WQFN         | BQA                | 14   | 3000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | AHCT86                                   | Samples |
| SN74AHCT86DBR    | ACTIVE     | SSOP         | DB                 | 14   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | HB86                                     | Samples |
| SN74AHCT86DGVR   | ACTIVE     | TVSOP        | DGV                | 14   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | HB86                                     | Samples |
| SN74AHCT86DR     | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | AHCT86                                   | Samples |
| SN74AHCT86N      | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type  | -40 to 125   | SN74AHCT86N                              | Samples |
| SN74AHCT86NSR    | ACTIVE     | SO           | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | AHCT86                                   | Samples |
| SN74AHCT86PWR    | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM  | -40 to 125   | HB86                                     | Samples |
| SN74AHCT86RGYR   | ACTIVE     | VQFN         | RGY                | 14   | 3000           | RoHS & Green        | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | HB86                                     | Samples |
| SN74AHCT86RGYRG4 | ACTIVE     | VQFN         | RGY                | 14   | 3000           | RoHS & Green        | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | HB86                                     | Samples |
| SNJ54AHCT86FK    | ACTIVE     | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-<br>9681701Q2A<br>SNJ54AHCT<br>86FK | Samples |
| SNJ54AHCT86J     | ACTIVE     | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-9681701QC<br>A<br>SNJ54AHCT86J      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.



www.ti.com 18-May-2024

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AHCT86, SN74AHCT86:

Catalog: SN74AHCT86

Military: SN54AHCT86

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



www.ti.com 9-Mar-2024

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT86BQAR | WQFN            | BQA                | 14 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.3        | 1.1        | 4.0        | 12.0      | Q1               |
| SN74AHCT86DBR  | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74AHCT86DGVR | TVSOP           | DGV                | 14 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHCT86DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74AHCT86DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74AHCT86NSR  | so              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74AHCT86PWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHCT86PWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHCT86RGYR | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |



www.ti.com 9-Mar-2024



\*All dimensions are nominal

| 7 til dilliciololio die Hollindi |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74AHCT86BQAR                   | WQFN         | BQA             | 14   | 3000 | 210.0       | 185.0      | 35.0        |
| SN74AHCT86DBR                    | SSOP         | DB              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHCT86DGVR                   | TVSOP        | DGV             | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHCT86DR                     | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74AHCT86DR                     | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74AHCT86NSR                    | SO           | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHCT86PWR                    | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74AHCT86PWR                    | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHCT86RGYR                   | VQFN         | RGY             | 14   | 3000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Mar-2024

#### **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9681701Q2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SN74AHCT86N     | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74AHCT86N     | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54AHCT86FK   | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |

8.89 x 8.89, 1.27 mm pitch

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### DB (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (S-PVQFN-N14)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-2/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (S-PVQFN-N14)

# PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



2.5 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

PLASTIC QUAD FLAT PACK-NO LEAD



- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated