# Functional Safety Information # TPSI310x-Q1, TPSI310x Functional Safety FIT Rate, FMD, and Pin FMA # **Table of Contents** | 1 Overview | 2 | |-------------------------------------------------|---| | 2 Functional Safety Failure In Time (FIT) Rates | | | 3 Failure Mode Distribution (FMD) | | | 4 Pin Failure Mode Analysis (Pin FMA) | | # **Trademarks** All trademarks are the property of their respective owners. Overview www.ti.com #### 1 Overview This document contains information for the TPSI310x-Q1 and TPSI310x family (SSOP package) to aid in a functional safety system design. Information provided are: - Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Failure Mode Distribution (FMD) - Pin failure mode analysis (Pin FMA) Functional Block Diagram shows the device functional block diagram for reference. Figure 1-1. Functional Block Diagram The TPSI310x-Q1 and TPSI310x family was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. ADVANCE INFORMATION for preproduction products; subject to change without notice. # 2 Functional Safety Failure In Time (FIT) Rates This section provides Functional Safety Failure In Time (FIT) rates for the TPSI310x-Q1 and TPSI310x family based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total Component FIT Rate | 19 | | Die FIT Rate | 3 | | Package FIT Rate | 16 | The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11: · Mission Profile: Motor Control from Table 11 Power dissipation: 250 mW Climate type: World-wide Table 8Package factor (lambda 3): Table 17b Substrate Material: FR4EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|--------------------------------------------------|--------------------|----------------------------------| | 5 | CMOS/BICMOS ASICs Analog & Mixed = < 50-V supply | 25 FIT | 55°C | The Reference FIT Rate and Reference Virtual $T_J$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. # 3 Failure Mode Distribution (FMD) The failure mode distribution for the TPSI310x-Q1 and TPSI310x families in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |---------------------------------------------------------------------------------------|-------------------------------| | VDDH/VDDM rails fail to power up. VDRV remains low. | 25% | | VDRV does not respond to EN signaling. | 15% | | Output power not meeting specification. Longer VDDH/VDDM start-up and recovery times. | 25% | | VDDH not regulated, potential device damage | 15% | | VDRV propagation times longer than specified | 5% | | Higher EMI | 5% | | Unpredictable power down sequence | 5% | | VDRV output held high | 5% | The FMD in Die Failure Modes and Distribution excludes short circuit faults across the isolation barrier. Faults for short circuit across the isolation barrier can be excluded according to ISO 61800-5-2:2016 if the following requirements are fulfilled: - 1. The signal isolation component is OVC III according to IEC 61800-5-1. If a SELV/PELV power supply is used, pollution degree 2/OVC II applies. All requirements of IEC 61800-5-1:2007, 4.3.6 apply. - 2. Measures are taken to ensure that an internal failure of the signal isolation component cannot result in excessive temperature of its insulating material. Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. # 4 Pin Failure Mode Analysis (Pin FMA) This section provides a Failure Mode Analysis (FMA) for the pins of the TPSI310x-Q1 and TPSI310x family. The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to Ground (see Table 4-2) - Pin open-circuited (see Table 4-3) - Pin short-circuited to an adjacent pin (see Table 4-4) - Pin short-circuited to supply (see Table 4-5) Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. Table 4-1. TI Classification of Failure Effects | Class | Failure Effects | |-------|-------------------------------------------------------------| | Α | Potential device damage that affects functionality | | В | No device damage, but loss of functionality | | С | No device damage, but performance degradation | | D | No device damage, no impact to functionality or performance | Figure 4-1 shows the TPSI310x-Q1 and TPSI310x pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the data sheets. Figure 4-1. Pin Diagram Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: - · Device in normal operation prior to any open or short condition being applied to the respective pin - EN set to a static logic low or high (VDRV asserted low or high respectively) - CE set to a static logic low or high. - · Opens or shorts occur relative to primary and secondary sides of the device and is a static event # Table 4-2. Pin FMA for Device Pins Short-Circuited to VSSP or VSSS | Pin Name | Pin No. | Ground | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |----------|---------|--------|------------------------------------------------------------------------------------------------------------------------|----------------------------| | EN | 1 | VSSP | VDRV asserted low. | В | | CE | 2 | VSSP | Device in standby. No power transfer. VDDH and VDDM rail discharge. VDRV asserted low with active clamp enabled. | В | | VDDP | 4 | VSSP | No power transfer. VDDH and VDDM rail collapse. VDRV asserted low with active clamp enabled. | В | | PGOOD | 5 | VSSP | PGOOD asserted low. If PGOOD not used, tie to VSSP. | В | | FLT1 | 6 | VSSP | FLT1 asserted low. If FLT1 not used, tie to VSSP. | В | | ALM1 | 7 | VSSP | ALM1 asserted low. If ALM1 not used, tie to VSSP. | В | | RESP | 10 | VSSS | Comparator de-glitch is set to minimum value which may be less than the application requirements. | С | | ALM1_CMP | 11 | VSSS | ALM1 open-drain output is high-impedance. If ALM1_CMP not used, tie to VSSS. | В | | FLT1_CMP | 12 | VSSS | FLT1 open-drain output is high-impedance. If FLT1_CMP not used, tie to VSSS. | В | | VDDM | 13 | VSSS | VDDH and VDDM rail collapse. VDRV asserted low with active clamp enabled. | В | | VDDH | 15 | VSSS | VDDH and VDDM rail collapse. VDRV asserted low with active clamp enabled. | В | | VDRV | 16 | VSSS | If VDRV was high, VDDH and VDDM rail collapse. VDRV asserts low with active clamp enabled. If VDRV was low, no effect. | В | # Table 4-3. Pin FMA for Device Pins Open-Circuited | Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | EN | 1 | VDRV asserted low. EN pin has an internal resistive pull-down to VSSP. | В | | CE | 2 | Device powers off. VDDH and VDDM rails discharge. VDRV asserted low. CE pin has an internal resistive pull-down to VSSP. | В | | VSSP | 3 | Device has additional ground path through pin 8 (VSSP). | С | | VDDP | 4 | No power transfer. VDDH and VDDM rail collapse. VDRV asserted low with active clamp enabled. | В | | PGOOD | 5 | If PGOOD unused, no effect. If PGOOD used, PGOOD asserted high is indicated to the system regardless of actual status. | В | | FLT1 | 6 | If FLT1 unused, no effect. If FLT1 used, FLT1 asserted high is indicated to the system regardless of actual status of FLT1_CMP comparator output. | В | | ALM1 | 7 | If ALM1 unused, no effect. If ALM1 used, ALM1 asserted high is indicated to the system regardless of actual status of ALM1_CMP comparator output. | В | | VSSP | 8 | Device has additional ground path through pin 3 (VSSP). | С | | VSSS | 9 | Device has ground path through pin 14 (VSSS). Normal power transfer. VDDH and VDDM rails remain charged. VDRV follows state of EN logic level. | С | | RESP | 10 | Comparator de-glitch is set to maximum value which may be more than the application requirements. | В | | ALM1_CMP | 11 | ALM1_CMP pin has a weak internal resistive pull-down to VSSS and can be susceptible to switching noise causing false alarm indications. If ALM1_CMP not used, tie to VSSS | В | | FLT1_CMP | 12 | FLT1_CMP pin has a weak internal resistive pull-down to VSSS and can be susceptible to switching noise causing false alarm indications. If FLT1_CMP not used, tie to VSSS | В | | VDDM | 13 | VDDH and VDDM can collapse under loading or switching events. | В | | VSSS | 14 | Device has ground path through pin 9 (VSSS). Normal power transfer. VDDH and VDDM rails remain charged. VDRV follows state of EN logic level. | С | | VDDH | 15 | VDDH can collapse under loading or switching events. | В | | VDRV | 16 | No drive to external switch. External switch gate control can float dependent upon application circuitry. | В | Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Table 4-4.1 III I MA for bevice I in 3 onort-off carted to Adjacent I in | | | | | |--------------------------------------------------------------------------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | | VDRV | 16 | VDDH | If VDRV was low, VDDH and VDDM rail collapse. VDRV remains low with active clamp enabled. If VDRV was high, no effect. | В | | FLT1_CMP | 12 | VDDM | If strength of signal driving FLT1_CMP is high, VDDM and VDDH rails may collapse, and VDRV will be asserted low. Power transfer continues, although at a much lower amount. If strength of signal driving FLT1_CMP is weak, FLT1_CMP comparator threshold may be reached causing VDRV to be asserted low. | В | | FLT1_CMP | 12 | ALM1_CMP | FLT1_CMP comparator threshold may be reached causing VDRV to be asserted low, along with FLT1 asserting low. Similarly, if ALM1_CMP threshold reached, ALM1 asserts low. | В | | ALM1_CMP | 11 | RESP | Depending on strength of signal driving ALM1_CMP, ALM1_CMP threshold may not be reached, and no ALM1 events will occur. De-glitch of comparators may increase or decrease depending on strength of signal driving ALM1_CMP. | В | | EN | 1 | CE | EN can be tied to CE in the application if desired. | D | | PGOOD | 5 | FLT1 | Electrical ORing of PGOOD and FLT1open-drain outputs. All status indicators can be tied in the application if desired. | D | | FLT1 | 6 | ALM1 | Electrical ORing of FLT1 and ALM1open-drain outputs. All status indicators can be tied in the application if desired. | D | # Table 4-5. Pin FMA for Device Pins Short-Circuited to VDDP | Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |----------|---------|----------------------------------------------------------------------------------------------------------------------------|----------------------------| | EN | 1 | EN can be tied to VDDP in the application if desired. | D | | CE | 2 | CE can be tied to VDDP in the application if desired. Device powers up depending on voltage level of VDDP. | D | | PGOOD | 5 | Potential high current from VDDP while PGOOD asserted low. Device may thermal cycle or may get damaged. | Α | | FLT1 | 6 | Potential high current from VDDP while FLT1 asserted low. Device may thermal cycle or may get damaged. | Α | | ALM1 | 7 | Potential high current from VDDP while $\overline{\text{ALM1}}$ asserted low. Device may thermal cycle or may get damaged. | Α | # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated