# TMS320 DSP DESIGNER'S NOTEBOOK TMS320C40 DMA Memory Transfer Timing

APPLICATION BRIEF: SPRA212

Daniel Chen Digital Signal Processing Products Semiconductor Group

*Texas Instruments January 1993* 



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain application using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1997, Texas Instruments Incorporated

#### TRADEMARKS

TI is a trademark of Texas Instruments Incorporated.

Other brands and names are the property of their respective owners.

#### CONTACT INFORMATION

| US TMS320 HOTLINE | (281) 274-2320 |
|-------------------|----------------|
| US TMS320 FAX     | (281) 274-2324 |
| US TMS320 BBS     | (281) 274-2323 |
| US TMS320 email   | dsph@ti.com    |

## Contents

| Abstract       | 7 |
|----------------|---|
| Design Problem | 8 |
| Solution       | 8 |
| ••••           | • |

# Tables

| Table 1. | Timing and Cycle Count for DMA Transfers – Destination: On-Chip9      |
|----------|-----------------------------------------------------------------------|
| Table 2. | Timing and Cycle Count for DMA Transfers – Destination: Local Bus 10  |
| Table 3. | Timing and Cycle Count for DMA Transfers – Destination: Global Bus 10 |

# TMS320C40 DMA Memory Transfer Timing

#### Abstract

This document discusses how many cycles it takes the DMA to read/write to external memory. Several tables are given to allow the developer to determine this information for several different types of configurations.

#### **Design Problem**

How many cycles does it take the DMA to read/write to external memory?

### Solution

To maximize CPU computational power and unload the CPU of the data transfer burden, the TMS320C40 provides six DMA channels (12 DMA channels in split mode) to handle data transfer concurrently with CPU operations. These DMA channels and the CPU share the internal/external buses. Hence, a user-configurable DMA fixed/rotate priority arbitration scheme and CPU/DMA priority scheme are created to prioritize the bus resource conflict situations (see TMS320C4x User's Guide, Section 9 for more information).

The combination of bus resource conflicts can make DMA memory transfer timing very complicated. However, there are certain guidelines to follow to calculate the transfer timing for certain DMA setups. The single-channel DMA memory transfer timing with no CPU or other DMA channel conflict is discussed below. The actual DMA transfer timing can be obtained by combining the singlechannel DMA transfer timing with bus resource conflict situations.

When the DMA memory transfer has no conflict with the CPU or any other DMA channels, the number of cycles of a DMA transfer is dependent upon whether the source and destination location are designated as on-chip memory, peripheral, or external ports. When an external port is used, the DMA transfer speed is affected by two factors: the external bus wait state and the read/write conflict (i.e., if a write is followed by a read, the read takes two cycles).

Tables 1 through 3 show the number of cycles a DMA transfer requires from different sources to different destinations. Each entry in the table represents the total cycles required to do the T transfers, assuming that there are no pipeline conflicts.

Each table below illustrates the timing of the DMA transfer.

| Cycles (H1)                                     | 1      | 2                | 3       | 4            | 5 | 6       | 7       | 8                    | 9 | 10      | 11      | 12 | 13 | 14      | 15      |  |  |  |
|-------------------------------------------------|--------|------------------|---------|--------------|---|---------|---------|----------------------|---|---------|---------|----|----|---------|---------|--|--|--|
| Source On-chip<br>Destination On-<br>chip       | R      | W                | R       | W            | R | W       | R       | W                    | R | W       | R       | W  | R  | W       | R       |  |  |  |
| Source Local<br>Bus<br>Destination On-<br>chip  | R      | R<br>Cr          | R<br>Cr | W            | R | R<br>Cr | R<br>Cr | W                    | R | R<br>Cr | R<br>Cr | W  | R  | R<br>Cr | R<br>Cr |  |  |  |
| Source Global<br>Bus<br>Destination On-<br>chip |        | R                | R<br>Cr | R<br>Cr<br>W | R | R<br>Cr | R<br>Cr | W                    | R | R<br>Cr | R<br>Cr | W  | R  | R<br>Cr | R<br>Cr |  |  |  |
| Sourc                                           | Source |                  |         |              |   |         |         | Destination: On-chip |   |         |         |    |    |         |         |  |  |  |
| On-ch                                           |        | (1+1) T          |         |              |   |         |         |                      |   |         |         |    |    |         |         |  |  |  |
| Local E                                         |        | [(1 + Cr) + 1] T |         |              |   |         |         |                      |   |         |         |    |    |         |         |  |  |  |
| Global I                                        |        | [(1 + Cr) + 1] T |         |              |   |         |         |                      |   |         |         |    |    |         |         |  |  |  |

Table 1. Timing and Cycle Count for DMA Transfers – Destination: On-Chip

Notes: 1) T =Number of transfers

- 2) Cr = Source-read wait states
- 3) Cw = Destination-write wait states
- 4)  $|\mathbf{R}| =$ Single-cycle reads
- 5) |W| = Single-cycle writes
- 6) |R.R| = Multi-cycle reads
- 7) |W.W| = Multi-cycle writes
- 8) |Cr| = Number of wait cycles for a read
- 9) |Cw| = Number of wait cycles for a write

Externally, on the global and local buses, writes take at least two cycles. However, the CPU/DMA requires one cycle to perform the write to the external memory bus. Therefore the DMA/ CPU can transfer data on the next cycle. For example, the DMA transfers 1024 words from internal memory RAM block 1 to one-wait-state memory on the global bus while the CPU runs from memory on the local bus and fetches operands from RAM block 0. DMA transfer time is calculated from Table 2 as 1 + (2 + 1) 1024 = 1 + 3072 = 3073 cycles.

| Cycles (H1)              | 1 | 2       | 3       | 4       | 5                                                 | 6       | 7       | 8       | 9       | 10      | 11      | 12      | 13      | 14      | 15      |
|--------------------------|---|---------|---------|---------|---------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Source On-<br>chip       | R |         | R       |         |                                                   |         | R       |         |         |         | R       |         |         |         | R       |
| Destination<br>Local Bus |   | W       | W       | W<br>Cw | W<br>Cw                                           | W       | W       | W<br>Cw | W<br>Cw | W       | W       | W<br>Cw | W<br>Cw | W       | W       |
| Source<br>Local Bus      | R | R<br>Cr | R<br>Cr |         |                                                   |         |         | R       | R       | R<br>Cr | R<br>Cr |         |         |         |         |
| Destination<br>Local Bus |   |         |         | W       | W                                                 | W<br>Cw | W<br>Cw |         |         |         |         | W       | W       | W<br>Cw | W<br>Cw |
| Source<br>Global Bus     | R | R<br>Cr | R<br>Cr |         | R                                                 | R<br>Cr | R<br>Cr |         | R       | R<br>Cr | R<br>Cr |         | R       |         |         |
| Destination<br>Local Bus |   |         |         | W       | W                                                 | W<br>Cw | W<br>Cw | W       | W       | W<br>Cw | W<br>Cw | W       | W       | W<br>Cw | W<br>Cw |
| Source                   |   |         |         |         | Destination: Local Bus                            |         |         |         |         |         |         |         |         |         |         |
| On-chip                  |   |         |         |         | 1 + (2 + Cw) T                                    |         |         |         |         |         |         |         |         |         |         |
| Local Bus                |   |         |         |         | [(2 + Cr) + (2 + Cw)] T – 1                       |         |         |         |         |         |         |         |         |         |         |
| Global bus               |   |         |         |         | [(1 + Cr) + (2 + Cw)] + [2 + max(Cr, Cw)] (T - 1) |         |         |         |         |         |         |         |         |         |         |

Table 2. Timing and Cycle Count for DMA Transfers – Destination: Local Bus

Table 3. Timing and Cycle Count for DMA Transfers – Destination: Global Bus

| Cycles (H1)               | 1 | 2                           | 3       | 4       | 5       | 6                                                | 7       | 8       | 9       | 10      | 11      | 12      | 13      | 14      | 15      |  |
|---------------------------|---|-----------------------------|---------|---------|---------|--------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|--|
| Source On-<br>chip        | R |                             | R       |         |         |                                                  | R       |         |         | R       |         |         |         |         | R       |  |
| Destination<br>Global Bus |   | W                           | W       | W<br>Cw | W<br>Cw | W                                                | W       | W<br>Cw | W<br>Cw | W       | W       | W<br>Cw | W<br>Cw | W       | W       |  |
| Source Local<br>Bus       | R | R<br>Cr                     | R<br>Cr |         | R       | R<br>Cr                                          | R<br>Cr |         | R       | R<br>Cr | R<br>Cr |         | R       |         |         |  |
| Destination<br>Global Bus |   |                             |         | W       | W       | W<br>Cw                                          | W       | W       | W       | W       | W       | W       | W       | W<br>Cw | W       |  |
| Source<br>Global Bus      |   | R<br>Cr                     | R<br>Cr |         |         |                                                  |         | R       | R       | R<br>Cr | R<br>Cr |         |         |         |         |  |
| Destination<br>Global Bus |   |                             |         | W       | W       | W<br>Cw                                          | W<br>Cw |         |         |         |         | W       | W       | W<br>Cw | W<br>Cw |  |
| Source                    |   |                             |         |         |         | Destination: Global Bus                          |         |         |         |         |         |         |         |         |         |  |
| On-chip                   |   |                             |         |         |         | 1 + (2 + Cw) T                                   |         |         |         |         |         |         |         |         |         |  |
| Local Bus                 |   |                             |         |         |         | [(1 + Cr) + (2 + Cw)] + [2 + max(Cr, Cw)] (T –1) |         |         |         |         |         |         |         |         |         |  |
| Glob                      |   | [(2 + Cr) + (2 + Cw)] T – 1 |         |         |         |                                                  |         |         |         |         |         |         |         |         |         |  |

-ij